Method and system for translating TTL off-chip drive for integrated circuit with negative substrate bias
The present invention provides a method and system for translating a signal from a chip with a negative substrate bias. The method and system includes receiving an input signal in a first state in a first logic level, the first state being approximately at ground; and translating the input signal to...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | VANNORSDEL KEVIN ROY |
description | The present invention provides a method and system for translating a signal from a chip with a negative substrate bias. The method and system includes receiving an input signal in a first state in a first logic level, the first state being approximately at ground; and translating the input signal to a second state in a second logic level, the second state being above ground. The method and system translates a signal from a chip with a negative substrate bias. In the preferred embodiment, the method and system of the present invention uses a translation circuit to translate and drive the signal off-chip. The translation circuit in accordance with the present invention functions with a positive Vcc and a Vee lower than ground, and also does not violate any of the rules of functionality for components used in a chip which has a negatively biased substrate and a voltage limit on its components. The method and system allows the translated signal to be driven off-chip and be compatible with standard TTL logic levels. A pre-amp chip which uses the translation circuit of the present invention is able to maintain a fast data rate and to take advantage of the low cost of the silicon process used for the chip. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US6236233B1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US6236233B1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US6236233B13</originalsourceid><addsrcrecordid>eNqNy0EKwjAQheFuXIh6h7lAFxrwAIriQlfWdZkmk2agJiUzVby9UTyA8ODffG9ehQtpSA4wOpCXKN3BpwyaMcqAyrGHpjlD8r62gUdwmR_0JRyV-oxKDixnO7HCkzVApL78CpKpE_0A6BhlWc08DkKrXxcVHA_N_lTTmFqSES1F0vZ23W5MmdmtzR_kDWlSP_4</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and system for translating TTL off-chip drive for integrated circuit with negative substrate bias</title><source>esp@cenet</source><creator>VANNORSDEL KEVIN ROY</creator><creatorcontrib>VANNORSDEL KEVIN ROY</creatorcontrib><description>The present invention provides a method and system for translating a signal from a chip with a negative substrate bias. The method and system includes receiving an input signal in a first state in a first logic level, the first state being approximately at ground; and translating the input signal to a second state in a second logic level, the second state being above ground. The method and system translates a signal from a chip with a negative substrate bias. In the preferred embodiment, the method and system of the present invention uses a translation circuit to translate and drive the signal off-chip. The translation circuit in accordance with the present invention functions with a positive Vcc and a Vee lower than ground, and also does not violate any of the rules of functionality for components used in a chip which has a negatively biased substrate and a voltage limit on its components. The method and system allows the translated signal to be driven off-chip and be compatible with standard TTL logic levels. A pre-amp chip which uses the translation circuit of the present invention is able to maintain a fast data rate and to take advantage of the low cost of the silicon process used for the chip.</description><edition>7</edition><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2001</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20010522&DB=EPODOC&CC=US&NR=6236233B1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20010522&DB=EPODOC&CC=US&NR=6236233B1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>VANNORSDEL KEVIN ROY</creatorcontrib><title>Method and system for translating TTL off-chip drive for integrated circuit with negative substrate bias</title><description>The present invention provides a method and system for translating a signal from a chip with a negative substrate bias. The method and system includes receiving an input signal in a first state in a first logic level, the first state being approximately at ground; and translating the input signal to a second state in a second logic level, the second state being above ground. The method and system translates a signal from a chip with a negative substrate bias. In the preferred embodiment, the method and system of the present invention uses a translation circuit to translate and drive the signal off-chip. The translation circuit in accordance with the present invention functions with a positive Vcc and a Vee lower than ground, and also does not violate any of the rules of functionality for components used in a chip which has a negatively biased substrate and a voltage limit on its components. The method and system allows the translated signal to be driven off-chip and be compatible with standard TTL logic levels. A pre-amp chip which uses the translation circuit of the present invention is able to maintain a fast data rate and to take advantage of the low cost of the silicon process used for the chip.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2001</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNy0EKwjAQheFuXIh6h7lAFxrwAIriQlfWdZkmk2agJiUzVby9UTyA8ODffG9ehQtpSA4wOpCXKN3BpwyaMcqAyrGHpjlD8r62gUdwmR_0JRyV-oxKDixnO7HCkzVApL78CpKpE_0A6BhlWc08DkKrXxcVHA_N_lTTmFqSES1F0vZ23W5MmdmtzR_kDWlSP_4</recordid><startdate>20010522</startdate><enddate>20010522</enddate><creator>VANNORSDEL KEVIN ROY</creator><scope>EVB</scope></search><sort><creationdate>20010522</creationdate><title>Method and system for translating TTL off-chip drive for integrated circuit with negative substrate bias</title><author>VANNORSDEL KEVIN ROY</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US6236233B13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2001</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>VANNORSDEL KEVIN ROY</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>VANNORSDEL KEVIN ROY</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and system for translating TTL off-chip drive for integrated circuit with negative substrate bias</title><date>2001-05-22</date><risdate>2001</risdate><abstract>The present invention provides a method and system for translating a signal from a chip with a negative substrate bias. The method and system includes receiving an input signal in a first state in a first logic level, the first state being approximately at ground; and translating the input signal to a second state in a second logic level, the second state being above ground. The method and system translates a signal from a chip with a negative substrate bias. In the preferred embodiment, the method and system of the present invention uses a translation circuit to translate and drive the signal off-chip. The translation circuit in accordance with the present invention functions with a positive Vcc and a Vee lower than ground, and also does not violate any of the rules of functionality for components used in a chip which has a negatively biased substrate and a voltage limit on its components. The method and system allows the translated signal to be driven off-chip and be compatible with standard TTL logic levels. A pre-amp chip which uses the translation circuit of the present invention is able to maintain a fast data rate and to take advantage of the low cost of the silicon process used for the chip.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US6236233B1 |
source | esp@cenet |
subjects | BASIC ELECTRONIC CIRCUITRY ELECTRICITY PULSE TECHNIQUE |
title | Method and system for translating TTL off-chip drive for integrated circuit with negative substrate bias |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-03T16%3A45%3A25IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=VANNORSDEL%20KEVIN%20ROY&rft.date=2001-05-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS6236233B1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |