Universal serial bus driver having MOS transistor gate capacitor

A driver which includes an output node and an output transistor connected between the output node and a first voltage reference node. A CMOS inverter is connected to a gate of the output transistor and includes a first p-channel transistor and a first n-channel transistor that have their gates conne...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KUO, JAMES R
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KUO
JAMES R
description A driver which includes an output node and an output transistor connected between the output node and a first voltage reference node. A CMOS inverter is connected to a gate of the output transistor and includes a first p-channel transistor and a first n-channel transistor that have their gates connected together. A capacitance transistor is connected to the output node and the CMOS inverter and is configured to create a capacitance therebetween. A shifting transistor has its drain-source conducting path connected in series with a drain of the first p-channel transistor and a drain of the first n-channel transistor and is configured to maintain the capacitance transistor in accumulation mode. A method of driving a line includes the steps of creating a capacitance between the output node and the CMOS inverter with a capacitance transistor having its source and drain connected together, and maintaining the capacitance transistor in accumulation mode with a shifting transistor having its drain-source conducting path connected in series with a drain of the first p-channel transistor and a drain of the first n-channel transistor of the CMOS inverter.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US5883531A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US5883531A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US5883531A3</originalsourceid><addsrcrecordid>eNrjZHAIzcssSy0qTsxRKE4tygRSSaXFCilFIEGFjMSyzLx0BV__YIWSosS84szikvwihfTEklSF5MSCxORMIJeHgTUtMac4lRdKczPIu7mGOHvophbkx6cWA1Wl5qWWxIcGm1pYGJsaGzoaE1YBABdQML4</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Universal serial bus driver having MOS transistor gate capacitor</title><source>esp@cenet</source><creator>KUO; JAMES R</creator><creatorcontrib>KUO; JAMES R</creatorcontrib><description>A driver which includes an output node and an output transistor connected between the output node and a first voltage reference node. A CMOS inverter is connected to a gate of the output transistor and includes a first p-channel transistor and a first n-channel transistor that have their gates connected together. A capacitance transistor is connected to the output node and the CMOS inverter and is configured to create a capacitance therebetween. A shifting transistor has its drain-source conducting path connected in series with a drain of the first p-channel transistor and a drain of the first n-channel transistor and is configured to maintain the capacitance transistor in accumulation mode. A method of driving a line includes the steps of creating a capacitance between the output node and the CMOS inverter with a capacitance transistor having its source and drain connected together, and maintaining the capacitance transistor in accumulation mode with a shifting transistor having its drain-source conducting path connected in series with a drain of the first p-channel transistor and a drain of the first n-channel transistor of the CMOS inverter.</description><edition>6</edition><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>1999</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19990316&amp;DB=EPODOC&amp;CC=US&amp;NR=5883531A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19990316&amp;DB=EPODOC&amp;CC=US&amp;NR=5883531A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KUO; JAMES R</creatorcontrib><title>Universal serial bus driver having MOS transistor gate capacitor</title><description>A driver which includes an output node and an output transistor connected between the output node and a first voltage reference node. A CMOS inverter is connected to a gate of the output transistor and includes a first p-channel transistor and a first n-channel transistor that have their gates connected together. A capacitance transistor is connected to the output node and the CMOS inverter and is configured to create a capacitance therebetween. A shifting transistor has its drain-source conducting path connected in series with a drain of the first p-channel transistor and a drain of the first n-channel transistor and is configured to maintain the capacitance transistor in accumulation mode. A method of driving a line includes the steps of creating a capacitance between the output node and the CMOS inverter with a capacitance transistor having its source and drain connected together, and maintaining the capacitance transistor in accumulation mode with a shifting transistor having its drain-source conducting path connected in series with a drain of the first p-channel transistor and a drain of the first n-channel transistor of the CMOS inverter.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1999</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHAIzcssSy0qTsxRKE4tygRSSaXFCilFIEGFjMSyzLx0BV__YIWSosS84szikvwihfTEklSF5MSCxORMIJeHgTUtMac4lRdKczPIu7mGOHvophbkx6cWA1Wl5qWWxIcGm1pYGJsaGzoaE1YBABdQML4</recordid><startdate>19990316</startdate><enddate>19990316</enddate><creator>KUO; JAMES R</creator><scope>EVB</scope></search><sort><creationdate>19990316</creationdate><title>Universal serial bus driver having MOS transistor gate capacitor</title><author>KUO; JAMES R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US5883531A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1999</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>KUO; JAMES R</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KUO; JAMES R</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Universal serial bus driver having MOS transistor gate capacitor</title><date>1999-03-16</date><risdate>1999</risdate><abstract>A driver which includes an output node and an output transistor connected between the output node and a first voltage reference node. A CMOS inverter is connected to a gate of the output transistor and includes a first p-channel transistor and a first n-channel transistor that have their gates connected together. A capacitance transistor is connected to the output node and the CMOS inverter and is configured to create a capacitance therebetween. A shifting transistor has its drain-source conducting path connected in series with a drain of the first p-channel transistor and a drain of the first n-channel transistor and is configured to maintain the capacitance transistor in accumulation mode. A method of driving a line includes the steps of creating a capacitance between the output node and the CMOS inverter with a capacitance transistor having its source and drain connected together, and maintaining the capacitance transistor in accumulation mode with a shifting transistor having its drain-source conducting path connected in series with a drain of the first p-channel transistor and a drain of the first n-channel transistor of the CMOS inverter.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US5883531A
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
PULSE TECHNIQUE
title Universal serial bus driver having MOS transistor gate capacitor
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-03T07%3A17%3A14IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KUO;%20JAMES%20R&rft.date=1999-03-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS5883531A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true