Programmable logic cell having configurable gates and multiplexers

A programmable logic cell has four logic gates, two of which are configurable. The two configurable logic gates are positioned near the logic cell inputs. Each configurable logic gate has two inputs, each input being connected to one of the four logic cell inputs. The remaining two logic gates recei...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: IADANZA, JOSEPH ANDREW, CLINTON, KIM P. N, BERTOLET, ALLAN ROBERT, MILLHAM, ERIC ERNEST, FULLER, CHRISTINE MARIE, WORTH, BRIAN A, GOULD, SCOTT WHITNEY, RENY, TIMOTHY SHAWN, KEYSER, FRANK RAY, YASAR, GULSON, HARTMAN, STEVEN PAUL, ZITTRITSCH, TERRANCE JOHN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator IADANZA
JOSEPH ANDREW
CLINTON
KIM P. N
BERTOLET
ALLAN ROBERT
MILLHAM
ERIC ERNEST
FULLER
CHRISTINE MARIE
WORTH
BRIAN A
GOULD
SCOTT WHITNEY
RENY
TIMOTHY SHAWN
KEYSER
FRANK RAY
YASAR
GULSON
HARTMAN
STEVEN PAUL
ZITTRITSCH
TERRANCE JOHN
description A programmable logic cell has four logic gates, two of which are configurable. The two configurable logic gates are positioned near the logic cell inputs. Each configurable logic gate has two inputs, each input being connected to one of the four logic cell inputs. The remaining two logic gates receive the outputs of the configurable logic gates. Four independent logic cell input nodes are provided, each having associated therewith a programmable input multiplexer. Each input multiplexer can have inputs connected to at least two types of interconnect conductors. The cell also has two output paths, each having associated therewith an independently-controlled output multiplexer. The output of each output multiplexer is connected to an input of the other output multiplexer. Additional features include a multiplexer having inputs connected to two cell input nodes, a select input connected to a third logic cell input node, and an output connected to a cell output node; a system low-skew data (e.g., clock) input available to at least one of the input multiplexers; a flip-flop connected within the logic cell; and internal cell feedback. The preferred method of programming utilizes user-programmed SRAM memory cells.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US5646546A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US5646546A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US5646546A3</originalsourceid><addsrcrecordid>eNrjZHAKKMpPL0rMzU1MyklVyMlPz0xWSE7NyVHISCzLzEtXSM7PS8tMLy0CS6cnlqQWKyTmpSjkluaUZBbkpFakFhXzMLCmJeYUp_JCaW4GeTfXEGcP3dSC_PjU4oLE5NS81JL40GBTMxMzUxMzR2PCKgCtzTHl</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Programmable logic cell having configurable gates and multiplexers</title><source>esp@cenet</source><creator>IADANZA; JOSEPH ANDREW ; CLINTON; KIM P. N ; BERTOLET; ALLAN ROBERT ; MILLHAM; ERIC ERNEST ; FULLER; CHRISTINE MARIE ; WORTH; BRIAN A ; GOULD; SCOTT WHITNEY ; RENY; TIMOTHY SHAWN ; KEYSER; FRANK RAY ; YASAR; GULSON ; HARTMAN; STEVEN PAUL ; ZITTRITSCH; TERRANCE JOHN</creator><creatorcontrib>IADANZA; JOSEPH ANDREW ; CLINTON; KIM P. N ; BERTOLET; ALLAN ROBERT ; MILLHAM; ERIC ERNEST ; FULLER; CHRISTINE MARIE ; WORTH; BRIAN A ; GOULD; SCOTT WHITNEY ; RENY; TIMOTHY SHAWN ; KEYSER; FRANK RAY ; YASAR; GULSON ; HARTMAN; STEVEN PAUL ; ZITTRITSCH; TERRANCE JOHN</creatorcontrib><description>A programmable logic cell has four logic gates, two of which are configurable. The two configurable logic gates are positioned near the logic cell inputs. Each configurable logic gate has two inputs, each input being connected to one of the four logic cell inputs. The remaining two logic gates receive the outputs of the configurable logic gates. Four independent logic cell input nodes are provided, each having associated therewith a programmable input multiplexer. Each input multiplexer can have inputs connected to at least two types of interconnect conductors. The cell also has two output paths, each having associated therewith an independently-controlled output multiplexer. The output of each output multiplexer is connected to an input of the other output multiplexer. Additional features include a multiplexer having inputs connected to two cell input nodes, a select input connected to a third logic cell input node, and an output connected to a cell output node; a system low-skew data (e.g., clock) input available to at least one of the input multiplexers; a flip-flop connected within the logic cell; and internal cell feedback. The preferred method of programming utilizes user-programmed SRAM memory cells.</description><edition>6</edition><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>1997</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19970708&amp;DB=EPODOC&amp;CC=US&amp;NR=5646546A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19970708&amp;DB=EPODOC&amp;CC=US&amp;NR=5646546A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>IADANZA; JOSEPH ANDREW</creatorcontrib><creatorcontrib>CLINTON; KIM P. N</creatorcontrib><creatorcontrib>BERTOLET; ALLAN ROBERT</creatorcontrib><creatorcontrib>MILLHAM; ERIC ERNEST</creatorcontrib><creatorcontrib>FULLER; CHRISTINE MARIE</creatorcontrib><creatorcontrib>WORTH; BRIAN A</creatorcontrib><creatorcontrib>GOULD; SCOTT WHITNEY</creatorcontrib><creatorcontrib>RENY; TIMOTHY SHAWN</creatorcontrib><creatorcontrib>KEYSER; FRANK RAY</creatorcontrib><creatorcontrib>YASAR; GULSON</creatorcontrib><creatorcontrib>HARTMAN; STEVEN PAUL</creatorcontrib><creatorcontrib>ZITTRITSCH; TERRANCE JOHN</creatorcontrib><title>Programmable logic cell having configurable gates and multiplexers</title><description>A programmable logic cell has four logic gates, two of which are configurable. The two configurable logic gates are positioned near the logic cell inputs. Each configurable logic gate has two inputs, each input being connected to one of the four logic cell inputs. The remaining two logic gates receive the outputs of the configurable logic gates. Four independent logic cell input nodes are provided, each having associated therewith a programmable input multiplexer. Each input multiplexer can have inputs connected to at least two types of interconnect conductors. The cell also has two output paths, each having associated therewith an independently-controlled output multiplexer. The output of each output multiplexer is connected to an input of the other output multiplexer. Additional features include a multiplexer having inputs connected to two cell input nodes, a select input connected to a third logic cell input node, and an output connected to a cell output node; a system low-skew data (e.g., clock) input available to at least one of the input multiplexers; a flip-flop connected within the logic cell; and internal cell feedback. The preferred method of programming utilizes user-programmed SRAM memory cells.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1997</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHAKKMpPL0rMzU1MyklVyMlPz0xWSE7NyVHISCzLzEtXSM7PS8tMLy0CS6cnlqQWKyTmpSjkluaUZBbkpFakFhXzMLCmJeYUp_JCaW4GeTfXEGcP3dSC_PjU4oLE5NS81JL40GBTMxMzUxMzR2PCKgCtzTHl</recordid><startdate>19970708</startdate><enddate>19970708</enddate><creator>IADANZA; JOSEPH ANDREW</creator><creator>CLINTON; KIM P. N</creator><creator>BERTOLET; ALLAN ROBERT</creator><creator>MILLHAM; ERIC ERNEST</creator><creator>FULLER; CHRISTINE MARIE</creator><creator>WORTH; BRIAN A</creator><creator>GOULD; SCOTT WHITNEY</creator><creator>RENY; TIMOTHY SHAWN</creator><creator>KEYSER; FRANK RAY</creator><creator>YASAR; GULSON</creator><creator>HARTMAN; STEVEN PAUL</creator><creator>ZITTRITSCH; TERRANCE JOHN</creator><scope>EVB</scope></search><sort><creationdate>19970708</creationdate><title>Programmable logic cell having configurable gates and multiplexers</title><author>IADANZA; JOSEPH ANDREW ; CLINTON; KIM P. N ; BERTOLET; ALLAN ROBERT ; MILLHAM; ERIC ERNEST ; FULLER; CHRISTINE MARIE ; WORTH; BRIAN A ; GOULD; SCOTT WHITNEY ; RENY; TIMOTHY SHAWN ; KEYSER; FRANK RAY ; YASAR; GULSON ; HARTMAN; STEVEN PAUL ; ZITTRITSCH; TERRANCE JOHN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US5646546A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1997</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>IADANZA; JOSEPH ANDREW</creatorcontrib><creatorcontrib>CLINTON; KIM P. N</creatorcontrib><creatorcontrib>BERTOLET; ALLAN ROBERT</creatorcontrib><creatorcontrib>MILLHAM; ERIC ERNEST</creatorcontrib><creatorcontrib>FULLER; CHRISTINE MARIE</creatorcontrib><creatorcontrib>WORTH; BRIAN A</creatorcontrib><creatorcontrib>GOULD; SCOTT WHITNEY</creatorcontrib><creatorcontrib>RENY; TIMOTHY SHAWN</creatorcontrib><creatorcontrib>KEYSER; FRANK RAY</creatorcontrib><creatorcontrib>YASAR; GULSON</creatorcontrib><creatorcontrib>HARTMAN; STEVEN PAUL</creatorcontrib><creatorcontrib>ZITTRITSCH; TERRANCE JOHN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>IADANZA; JOSEPH ANDREW</au><au>CLINTON; KIM P. N</au><au>BERTOLET; ALLAN ROBERT</au><au>MILLHAM; ERIC ERNEST</au><au>FULLER; CHRISTINE MARIE</au><au>WORTH; BRIAN A</au><au>GOULD; SCOTT WHITNEY</au><au>RENY; TIMOTHY SHAWN</au><au>KEYSER; FRANK RAY</au><au>YASAR; GULSON</au><au>HARTMAN; STEVEN PAUL</au><au>ZITTRITSCH; TERRANCE JOHN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Programmable logic cell having configurable gates and multiplexers</title><date>1997-07-08</date><risdate>1997</risdate><abstract>A programmable logic cell has four logic gates, two of which are configurable. The two configurable logic gates are positioned near the logic cell inputs. Each configurable logic gate has two inputs, each input being connected to one of the four logic cell inputs. The remaining two logic gates receive the outputs of the configurable logic gates. Four independent logic cell input nodes are provided, each having associated therewith a programmable input multiplexer. Each input multiplexer can have inputs connected to at least two types of interconnect conductors. The cell also has two output paths, each having associated therewith an independently-controlled output multiplexer. The output of each output multiplexer is connected to an input of the other output multiplexer. Additional features include a multiplexer having inputs connected to two cell input nodes, a select input connected to a third logic cell input node, and an output connected to a cell output node; a system low-skew data (e.g., clock) input available to at least one of the input multiplexers; a flip-flop connected within the logic cell; and internal cell feedback. The preferred method of programming utilizes user-programmed SRAM memory cells.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US5646546A
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
PULSE TECHNIQUE
title Programmable logic cell having configurable gates and multiplexers
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T03%3A46%3A52IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=IADANZA;%20JOSEPH%20ANDREW&rft.date=1997-07-08&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS5646546A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true