Method of fabricating a flex laminate package

Disclosed is a parallel processor packaging structure and a method for manufacturing the structure. The individual logic and memory elements are on printed circuit cards. These printed circuit boards and cards are, in turn, mounted on or connected to circuitized flexible substrates extending outward...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KRESGE, JOHN S, HECK, HOWARD L, DAVIS, CHARLES R, LIGHT, DAVID N, TRIVEDI, AJIT K, KOLIAS, JOHN T, DUFFY, THOMAS P, HANAKOVIC, STEVEN L
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KRESGE
JOHN S
HECK
HOWARD L
DAVIS
CHARLES R
LIGHT
DAVID N
TRIVEDI
AJIT K
KOLIAS
JOHN T
DUFFY
THOMAS P
HANAKOVIC
STEVEN L
description Disclosed is a parallel processor packaging structure and a method for manufacturing the structure. The individual logic and memory elements are on printed circuit cards. These printed circuit boards and cards are, in turn, mounted on or connected to circuitized flexible substrates extending outwardly from a laminate of the circuitized, flexible substrates. Intercommunication is provided through a switch structure that is implemented in the laminate. The printed circuit cards are mounted on or connected to a plurality of circuitized flexible substrates, with one printed circuit card at each end of the circuitized flexible circuit. The circuitized flexible substrates connect the separate printed circuit boards and cards through the central laminate portion. This laminate portion provides XY plane and Z-axis interconnection for inter-processor, inter-memory, inter-processor/memory element, and processor to memory bussing interconnection, and communication. The planar circuitization, as data lines, address lines, and control lines of a logic chip or a memory chip are on the individual printed circuit boards and cards, which are connected through the circuitized flex, and communicate with other layers of flex through Z-axis circuitization (vias and through holes) in the laminate. Lamination of the individual subassemblies is accomplished with a low melting adhesive that is chemical compatible with (bondable to) the per fluorocarbon polymer between the subassemblies in the regions intended to be laminated, and, optionally, a high melting mask that is chemically incompatible with (not bondable to) the per fluorocarbon polymer between the subassemblies in the regions not intended to be laminated. The subassembly stack is heated to selectively effect adhesion and lamination in areas thereof intended to be laminated while avoiding lamination in areas not intended to be laminated.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US5620782A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US5620782A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US5620782A3</originalsourceid><addsrcrecordid>eNrjZND1TS3JyE9RyE9TSEtMKspMTizJzEtXSFRIy0mtUMhJzM3MSyxJVShITM5OTE_lYWBNS8wpTuWF0twM8m6uIc4euqkF-fGpxUBVqXmpJfGhwaZmRgbmFkaOxoRVAAD0hykR</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method of fabricating a flex laminate package</title><source>esp@cenet</source><creator>KRESGE; JOHN S ; HECK; HOWARD L ; DAVIS; CHARLES R ; LIGHT; DAVID N ; TRIVEDI; AJIT K ; KOLIAS; JOHN T ; DUFFY; THOMAS P ; HANAKOVIC; STEVEN L</creator><creatorcontrib>KRESGE; JOHN S ; HECK; HOWARD L ; DAVIS; CHARLES R ; LIGHT; DAVID N ; TRIVEDI; AJIT K ; KOLIAS; JOHN T ; DUFFY; THOMAS P ; HANAKOVIC; STEVEN L</creatorcontrib><description>Disclosed is a parallel processor packaging structure and a method for manufacturing the structure. The individual logic and memory elements are on printed circuit cards. These printed circuit boards and cards are, in turn, mounted on or connected to circuitized flexible substrates extending outwardly from a laminate of the circuitized, flexible substrates. Intercommunication is provided through a switch structure that is implemented in the laminate. The printed circuit cards are mounted on or connected to a plurality of circuitized flexible substrates, with one printed circuit card at each end of the circuitized flexible circuit. The circuitized flexible substrates connect the separate printed circuit boards and cards through the central laminate portion. This laminate portion provides XY plane and Z-axis interconnection for inter-processor, inter-memory, inter-processor/memory element, and processor to memory bussing interconnection, and communication. The planar circuitization, as data lines, address lines, and control lines of a logic chip or a memory chip are on the individual printed circuit boards and cards, which are connected through the circuitized flex, and communicate with other layers of flex through Z-axis circuitization (vias and through holes) in the laminate. Lamination of the individual subassemblies is accomplished with a low melting adhesive that is chemical compatible with (bondable to) the per fluorocarbon polymer between the subassemblies in the regions intended to be laminated, and, optionally, a high melting mask that is chemically incompatible with (not bondable to) the per fluorocarbon polymer between the subassemblies in the regions not intended to be laminated. The subassembly stack is heated to selectively effect adhesion and lamination in areas thereof intended to be laminated while avoiding lamination in areas not intended to be laminated.</description><edition>6</edition><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS ; CURRENT COLLECTORS ; ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; LINE CONNECTORS ; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS ; PRINTED CIRCUITS</subject><creationdate>1997</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19970415&amp;DB=EPODOC&amp;CC=US&amp;NR=5620782A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25562,76317</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19970415&amp;DB=EPODOC&amp;CC=US&amp;NR=5620782A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KRESGE; JOHN S</creatorcontrib><creatorcontrib>HECK; HOWARD L</creatorcontrib><creatorcontrib>DAVIS; CHARLES R</creatorcontrib><creatorcontrib>LIGHT; DAVID N</creatorcontrib><creatorcontrib>TRIVEDI; AJIT K</creatorcontrib><creatorcontrib>KOLIAS; JOHN T</creatorcontrib><creatorcontrib>DUFFY; THOMAS P</creatorcontrib><creatorcontrib>HANAKOVIC; STEVEN L</creatorcontrib><title>Method of fabricating a flex laminate package</title><description>Disclosed is a parallel processor packaging structure and a method for manufacturing the structure. The individual logic and memory elements are on printed circuit cards. These printed circuit boards and cards are, in turn, mounted on or connected to circuitized flexible substrates extending outwardly from a laminate of the circuitized, flexible substrates. Intercommunication is provided through a switch structure that is implemented in the laminate. The printed circuit cards are mounted on or connected to a plurality of circuitized flexible substrates, with one printed circuit card at each end of the circuitized flexible circuit. The circuitized flexible substrates connect the separate printed circuit boards and cards through the central laminate portion. This laminate portion provides XY plane and Z-axis interconnection for inter-processor, inter-memory, inter-processor/memory element, and processor to memory bussing interconnection, and communication. The planar circuitization, as data lines, address lines, and control lines of a logic chip or a memory chip are on the individual printed circuit boards and cards, which are connected through the circuitized flex, and communicate with other layers of flex through Z-axis circuitization (vias and through holes) in the laminate. Lamination of the individual subassemblies is accomplished with a low melting adhesive that is chemical compatible with (bondable to) the per fluorocarbon polymer between the subassemblies in the regions intended to be laminated, and, optionally, a high melting mask that is chemically incompatible with (not bondable to) the per fluorocarbon polymer between the subassemblies in the regions not intended to be laminated. The subassembly stack is heated to selectively effect adhesion and lamination in areas thereof intended to be laminated while avoiding lamination in areas not intended to be laminated.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS</subject><subject>CURRENT COLLECTORS</subject><subject>ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>LINE CONNECTORS</subject><subject>MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS</subject><subject>PRINTED CIRCUITS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1997</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZND1TS3JyE9RyE9TSEtMKspMTizJzEtXSFRIy0mtUMhJzM3MSyxJVShITM5OTE_lYWBNS8wpTuWF0twM8m6uIc4euqkF-fGpxUBVqXmpJfGhwaZmRgbmFkaOxoRVAAD0hykR</recordid><startdate>19970415</startdate><enddate>19970415</enddate><creator>KRESGE; JOHN S</creator><creator>HECK; HOWARD L</creator><creator>DAVIS; CHARLES R</creator><creator>LIGHT; DAVID N</creator><creator>TRIVEDI; AJIT K</creator><creator>KOLIAS; JOHN T</creator><creator>DUFFY; THOMAS P</creator><creator>HANAKOVIC; STEVEN L</creator><scope>EVB</scope></search><sort><creationdate>19970415</creationdate><title>Method of fabricating a flex laminate package</title><author>KRESGE; JOHN S ; HECK; HOWARD L ; DAVIS; CHARLES R ; LIGHT; DAVID N ; TRIVEDI; AJIT K ; KOLIAS; JOHN T ; DUFFY; THOMAS P ; HANAKOVIC; STEVEN L</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US5620782A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1997</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS</topic><topic>CURRENT COLLECTORS</topic><topic>ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>LINE CONNECTORS</topic><topic>MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS</topic><topic>PRINTED CIRCUITS</topic><toplevel>online_resources</toplevel><creatorcontrib>KRESGE; JOHN S</creatorcontrib><creatorcontrib>HECK; HOWARD L</creatorcontrib><creatorcontrib>DAVIS; CHARLES R</creatorcontrib><creatorcontrib>LIGHT; DAVID N</creatorcontrib><creatorcontrib>TRIVEDI; AJIT K</creatorcontrib><creatorcontrib>KOLIAS; JOHN T</creatorcontrib><creatorcontrib>DUFFY; THOMAS P</creatorcontrib><creatorcontrib>HANAKOVIC; STEVEN L</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KRESGE; JOHN S</au><au>HECK; HOWARD L</au><au>DAVIS; CHARLES R</au><au>LIGHT; DAVID N</au><au>TRIVEDI; AJIT K</au><au>KOLIAS; JOHN T</au><au>DUFFY; THOMAS P</au><au>HANAKOVIC; STEVEN L</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method of fabricating a flex laminate package</title><date>1997-04-15</date><risdate>1997</risdate><abstract>Disclosed is a parallel processor packaging structure and a method for manufacturing the structure. The individual logic and memory elements are on printed circuit cards. These printed circuit boards and cards are, in turn, mounted on or connected to circuitized flexible substrates extending outwardly from a laminate of the circuitized, flexible substrates. Intercommunication is provided through a switch structure that is implemented in the laminate. The printed circuit cards are mounted on or connected to a plurality of circuitized flexible substrates, with one printed circuit card at each end of the circuitized flexible circuit. The circuitized flexible substrates connect the separate printed circuit boards and cards through the central laminate portion. This laminate portion provides XY plane and Z-axis interconnection for inter-processor, inter-memory, inter-processor/memory element, and processor to memory bussing interconnection, and communication. The planar circuitization, as data lines, address lines, and control lines of a logic chip or a memory chip are on the individual printed circuit boards and cards, which are connected through the circuitized flex, and communicate with other layers of flex through Z-axis circuitization (vias and through holes) in the laminate. Lamination of the individual subassemblies is accomplished with a low melting adhesive that is chemical compatible with (bondable to) the per fluorocarbon polymer between the subassemblies in the regions intended to be laminated, and, optionally, a high melting mask that is chemically incompatible with (not bondable to) the per fluorocarbon polymer between the subassemblies in the regions not intended to be laminated. The subassembly stack is heated to selectively effect adhesion and lamination in areas thereof intended to be laminated while avoiding lamination in areas not intended to be laminated.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US5620782A
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS
CURRENT COLLECTORS
ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
LINE CONNECTORS
MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
PRINTED CIRCUITS
title Method of fabricating a flex laminate package
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-10T06%3A47%3A31IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KRESGE;%20JOHN%20S&rft.date=1997-04-15&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS5620782A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true