Multiple execution unit dispatch with instruction shifting between first and second instruction buffers based upon data dependency

A multiple execution unit processing system is provided wherein each execution unit has an associated instruction buffer and all instruction are executed in order. The first execution unit (unit 0) will always contain the oldest instruction and the second unit (unit 1) the newest. Processor instruct...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: RAY, DAVID S, THATCHER, LARRY E, WARREN, JR., HENRY S
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator RAY
DAVID S
THATCHER
LARRY E
WARREN, JR.
HENRY S
description A multiple execution unit processing system is provided wherein each execution unit has an associated instruction buffer and all instruction are executed in order. The first execution unit (unit 0) will always contain the oldest instruction and the second unit (unit 1) the newest. Processor instructions, such as load, store, add and the like are provided to each of the instruction buffers (0,1) from an instruction cache buffer. The first instruction (oldest) is placed in buffer 0 and the next (second) instruction is stored in buffer 1. It is determined during the decode stage whether the instructions are dependent on an immediately preceding instruction. If both instructions are independent of other instructions, then they can execute in parallel. However, if the second instruction is dependent on the first, then (subsequent to the first instruction being executed) it is laterally shifted to the first instruction buffer. Instructions are also defined as being dependent on an unavailable resource. In most cases these "unavailable" instructions are allowed to executed in parallel on the execution units.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US5613080A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US5613080A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US5613080A3</originalsourceid><addsrcrecordid>eNqFjjEKwkAQRdNYiHoG5wJCRBRbEcXGSq1ls_vXDITJkplFbT25QSzsrB68_4o_LF7H3BinBoQHfDZuhbKwUWBNznxNd7aaWNS67D-z1hyN5UYV7A4IRe7UyEkghW97_NZVjhGdUuUUgXLqVXDmKCBBAsQ_x8UgukYx-XJUTPe78_YwQ2qv6F94COx6OS1X80W5LjeL_8UboqtKtQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Multiple execution unit dispatch with instruction shifting between first and second instruction buffers based upon data dependency</title><source>esp@cenet</source><creator>RAY; DAVID S ; THATCHER; LARRY E ; WARREN, JR.; HENRY S</creator><creatorcontrib>RAY; DAVID S ; THATCHER; LARRY E ; WARREN, JR.; HENRY S</creatorcontrib><description>A multiple execution unit processing system is provided wherein each execution unit has an associated instruction buffer and all instruction are executed in order. The first execution unit (unit 0) will always contain the oldest instruction and the second unit (unit 1) the newest. Processor instructions, such as load, store, add and the like are provided to each of the instruction buffers (0,1) from an instruction cache buffer. The first instruction (oldest) is placed in buffer 0 and the next (second) instruction is stored in buffer 1. It is determined during the decode stage whether the instructions are dependent on an immediately preceding instruction. If both instructions are independent of other instructions, then they can execute in parallel. However, if the second instruction is dependent on the first, then (subsequent to the first instruction being executed) it is laterally shifted to the first instruction buffer. Instructions are also defined as being dependent on an unavailable resource. In most cases these "unavailable" instructions are allowed to executed in parallel on the execution units.</description><edition>6</edition><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1997</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19970318&amp;DB=EPODOC&amp;CC=US&amp;NR=5613080A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76294</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19970318&amp;DB=EPODOC&amp;CC=US&amp;NR=5613080A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>RAY; DAVID S</creatorcontrib><creatorcontrib>THATCHER; LARRY E</creatorcontrib><creatorcontrib>WARREN, JR.; HENRY S</creatorcontrib><title>Multiple execution unit dispatch with instruction shifting between first and second instruction buffers based upon data dependency</title><description>A multiple execution unit processing system is provided wherein each execution unit has an associated instruction buffer and all instruction are executed in order. The first execution unit (unit 0) will always contain the oldest instruction and the second unit (unit 1) the newest. Processor instructions, such as load, store, add and the like are provided to each of the instruction buffers (0,1) from an instruction cache buffer. The first instruction (oldest) is placed in buffer 0 and the next (second) instruction is stored in buffer 1. It is determined during the decode stage whether the instructions are dependent on an immediately preceding instruction. If both instructions are independent of other instructions, then they can execute in parallel. However, if the second instruction is dependent on the first, then (subsequent to the first instruction being executed) it is laterally shifted to the first instruction buffer. Instructions are also defined as being dependent on an unavailable resource. In most cases these "unavailable" instructions are allowed to executed in parallel on the execution units.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1997</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFjjEKwkAQRdNYiHoG5wJCRBRbEcXGSq1ls_vXDITJkplFbT25QSzsrB68_4o_LF7H3BinBoQHfDZuhbKwUWBNznxNd7aaWNS67D-z1hyN5UYV7A4IRe7UyEkghW97_NZVjhGdUuUUgXLqVXDmKCBBAsQ_x8UgukYx-XJUTPe78_YwQ2qv6F94COx6OS1X80W5LjeL_8UboqtKtQ</recordid><startdate>19970318</startdate><enddate>19970318</enddate><creator>RAY; DAVID S</creator><creator>THATCHER; LARRY E</creator><creator>WARREN, JR.; HENRY S</creator><scope>EVB</scope></search><sort><creationdate>19970318</creationdate><title>Multiple execution unit dispatch with instruction shifting between first and second instruction buffers based upon data dependency</title><author>RAY; DAVID S ; THATCHER; LARRY E ; WARREN, JR.; HENRY S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US5613080A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1997</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>RAY; DAVID S</creatorcontrib><creatorcontrib>THATCHER; LARRY E</creatorcontrib><creatorcontrib>WARREN, JR.; HENRY S</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>RAY; DAVID S</au><au>THATCHER; LARRY E</au><au>WARREN, JR.; HENRY S</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Multiple execution unit dispatch with instruction shifting between first and second instruction buffers based upon data dependency</title><date>1997-03-18</date><risdate>1997</risdate><abstract>A multiple execution unit processing system is provided wherein each execution unit has an associated instruction buffer and all instruction are executed in order. The first execution unit (unit 0) will always contain the oldest instruction and the second unit (unit 1) the newest. Processor instructions, such as load, store, add and the like are provided to each of the instruction buffers (0,1) from an instruction cache buffer. The first instruction (oldest) is placed in buffer 0 and the next (second) instruction is stored in buffer 1. It is determined during the decode stage whether the instructions are dependent on an immediately preceding instruction. If both instructions are independent of other instructions, then they can execute in parallel. However, if the second instruction is dependent on the first, then (subsequent to the first instruction being executed) it is laterally shifted to the first instruction buffer. Instructions are also defined as being dependent on an unavailable resource. In most cases these "unavailable" instructions are allowed to executed in parallel on the execution units.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US5613080A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Multiple execution unit dispatch with instruction shifting between first and second instruction buffers based upon data dependency
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T18%3A54%3A37IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=RAY;%20DAVID%20S&rft.date=1997-03-18&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS5613080A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true