Integrated CPU core and parallel, independently operating DSP module and time-critical core priority scheme

An integrated data processing system includes a shared internal bus for transferring both instructions and data. A shared bus interface unit is connected to the shared internal bus and connectable via a shared external bus to a shared external memory array such that instructions and data held in the...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: TSADIK, MEIR, INTRATER, GIDEON, EPSTEIN, LEV, YOMTOV, SIDI, COHEN, RONNY, GREISS, ISRAEL, DORON, MOSHE, GREENFELD, ZVI, SHIMONY, ILAN, LEVITAN, RAYA, AMOS, OZ, OVED, BIRENBAUM, ANDY, KATZRI, LIOR, FRAENKEL, ITAEL, TZADIK, YEHEZKEL, VINER, OMRI, AFEK, YACHIN, SANDBANK, ALBERTO, CARMON, IDDO
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator TSADIK
MEIR
INTRATER
GIDEON
EPSTEIN
LEV
YOMTOV
SIDI
COHEN
RONNY
GREISS
ISRAEL
DORON
MOSHE
GREENFELD
ZVI
SHIMONY
ILAN
LEVITAN
RAYA
INTRATER
AMOS
OZ
OVED
BIRENBAUM
ANDY
KATZRI
LIOR
FRAENKEL
ITAEL
TZADIK
YEHEZKEL
VINER
OMRI
AFEK
YACHIN
SANDBANK
ALBERTO
CARMON
IDDO
description An integrated data processing system includes a shared internal bus for transferring both instructions and data. A shared bus interface unit is connected to the shared internal bus and connectable via a shared external bus to a shared external memory array such that instructions and data held in the shared external memory array are transferrable to the shared internal bus via the shared bus interface unit. A general purpose (GP) central processing unit (CPU) is connected to the shared internal bus for retrieving GP instructions. The OP CPU includes an execution unit for executing GP instructions to process data retrieved by the GP CPU from the shared internal bus. A digital signal processor (DSP) module connected to the shared internal bus, the DSP module includes a signal processor for processing an externally-provided digital signal received by the DSP module by executing DSP command-list instructions. Execution of DSP command-list code instructions by the DSP module is independent of and in parallel with execution of GP instructions by the GP CPU. A shared internal memory that holds command-list code instructions and is connected for access by the DSP module for retrieval of command-list code instructions for execution by the DSP module and for access by the GP CPU for storage and retrieval of instructions and data.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US5590357A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US5590357A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US5590357A3</originalsourceid><addsrcrecordid>eNqFjLsKwkAURNNYiPoN3g8wIIQglhIV7QIxdbjsjnHx7oPNWuTvDcTeZg4MZ2aZve8uoY-coKmqW1I-gthpChxZBLIj4zQCpnBJRvIBk21cT-emJuv1R-ZBMha5iiYZxTL_hGj8VIw0qBcs1tniyTJg8-Mq214vj-qWI_gOQ2AFh9S1TVke90V5OBX_jS952kBH</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Integrated CPU core and parallel, independently operating DSP module and time-critical core priority scheme</title><source>esp@cenet</source><creator>TSADIK; MEIR ; INTRATER; GIDEON ; EPSTEIN; LEV ; YOMTOV; SIDI ; COHEN; RONNY ; GREISS; ISRAEL ; DORON; MOSHE ; GREENFELD; ZVI ; SHIMONY; ILAN ; LEVITAN; RAYA ; INTRATER; AMOS ; OZ; OVED ; BIRENBAUM; ANDY ; KATZRI; LIOR ; FRAENKEL; ITAEL ; TZADIK; YEHEZKEL ; VINER; OMRI ; AFEK; YACHIN ; SANDBANK; ALBERTO ; CARMON; IDDO</creator><creatorcontrib>TSADIK; MEIR ; INTRATER; GIDEON ; EPSTEIN; LEV ; YOMTOV; SIDI ; COHEN; RONNY ; GREISS; ISRAEL ; DORON; MOSHE ; GREENFELD; ZVI ; SHIMONY; ILAN ; LEVITAN; RAYA ; INTRATER; AMOS ; OZ; OVED ; BIRENBAUM; ANDY ; KATZRI; LIOR ; FRAENKEL; ITAEL ; TZADIK; YEHEZKEL ; VINER; OMRI ; AFEK; YACHIN ; SANDBANK; ALBERTO ; CARMON; IDDO</creatorcontrib><description>An integrated data processing system includes a shared internal bus for transferring both instructions and data. A shared bus interface unit is connected to the shared internal bus and connectable via a shared external bus to a shared external memory array such that instructions and data held in the shared external memory array are transferrable to the shared internal bus via the shared bus interface unit. A general purpose (GP) central processing unit (CPU) is connected to the shared internal bus for retrieving GP instructions. The OP CPU includes an execution unit for executing GP instructions to process data retrieved by the GP CPU from the shared internal bus. A digital signal processor (DSP) module connected to the shared internal bus, the DSP module includes a signal processor for processing an externally-provided digital signal received by the DSP module by executing DSP command-list instructions. Execution of DSP command-list code instructions by the DSP module is independent of and in parallel with execution of GP instructions by the GP CPU. A shared internal memory that holds command-list code instructions and is connected for access by the DSP module for retrieval of command-list code instructions for execution by the DSP module and for access by the GP CPU for storage and retrieval of instructions and data.</description><edition>6</edition><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>1996</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19961231&amp;DB=EPODOC&amp;CC=US&amp;NR=5590357A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19961231&amp;DB=EPODOC&amp;CC=US&amp;NR=5590357A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>TSADIK; MEIR</creatorcontrib><creatorcontrib>INTRATER; GIDEON</creatorcontrib><creatorcontrib>EPSTEIN; LEV</creatorcontrib><creatorcontrib>YOMTOV; SIDI</creatorcontrib><creatorcontrib>COHEN; RONNY</creatorcontrib><creatorcontrib>GREISS; ISRAEL</creatorcontrib><creatorcontrib>DORON; MOSHE</creatorcontrib><creatorcontrib>GREENFELD; ZVI</creatorcontrib><creatorcontrib>SHIMONY; ILAN</creatorcontrib><creatorcontrib>LEVITAN; RAYA</creatorcontrib><creatorcontrib>INTRATER; AMOS</creatorcontrib><creatorcontrib>OZ; OVED</creatorcontrib><creatorcontrib>BIRENBAUM; ANDY</creatorcontrib><creatorcontrib>KATZRI; LIOR</creatorcontrib><creatorcontrib>FRAENKEL; ITAEL</creatorcontrib><creatorcontrib>TZADIK; YEHEZKEL</creatorcontrib><creatorcontrib>VINER; OMRI</creatorcontrib><creatorcontrib>AFEK; YACHIN</creatorcontrib><creatorcontrib>SANDBANK; ALBERTO</creatorcontrib><creatorcontrib>CARMON; IDDO</creatorcontrib><title>Integrated CPU core and parallel, independently operating DSP module and time-critical core priority scheme</title><description>An integrated data processing system includes a shared internal bus for transferring both instructions and data. A shared bus interface unit is connected to the shared internal bus and connectable via a shared external bus to a shared external memory array such that instructions and data held in the shared external memory array are transferrable to the shared internal bus via the shared bus interface unit. A general purpose (GP) central processing unit (CPU) is connected to the shared internal bus for retrieving GP instructions. The OP CPU includes an execution unit for executing GP instructions to process data retrieved by the GP CPU from the shared internal bus. A digital signal processor (DSP) module connected to the shared internal bus, the DSP module includes a signal processor for processing an externally-provided digital signal received by the DSP module by executing DSP command-list instructions. Execution of DSP command-list code instructions by the DSP module is independent of and in parallel with execution of GP instructions by the GP CPU. A shared internal memory that holds command-list code instructions and is connected for access by the DSP module for retrieval of command-list code instructions for execution by the DSP module and for access by the GP CPU for storage and retrieval of instructions and data.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1996</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFjLsKwkAURNNYiPoN3g8wIIQglhIV7QIxdbjsjnHx7oPNWuTvDcTeZg4MZ2aZve8uoY-coKmqW1I-gthpChxZBLIj4zQCpnBJRvIBk21cT-emJuv1R-ZBMha5iiYZxTL_hGj8VIw0qBcs1tniyTJg8-Mq214vj-qWI_gOQ2AFh9S1TVke90V5OBX_jS952kBH</recordid><startdate>19961231</startdate><enddate>19961231</enddate><creator>TSADIK; MEIR</creator><creator>INTRATER; GIDEON</creator><creator>EPSTEIN; LEV</creator><creator>YOMTOV; SIDI</creator><creator>COHEN; RONNY</creator><creator>GREISS; ISRAEL</creator><creator>DORON; MOSHE</creator><creator>GREENFELD; ZVI</creator><creator>SHIMONY; ILAN</creator><creator>LEVITAN; RAYA</creator><creator>INTRATER; AMOS</creator><creator>OZ; OVED</creator><creator>BIRENBAUM; ANDY</creator><creator>KATZRI; LIOR</creator><creator>FRAENKEL; ITAEL</creator><creator>TZADIK; YEHEZKEL</creator><creator>VINER; OMRI</creator><creator>AFEK; YACHIN</creator><creator>SANDBANK; ALBERTO</creator><creator>CARMON; IDDO</creator><scope>EVB</scope></search><sort><creationdate>19961231</creationdate><title>Integrated CPU core and parallel, independently operating DSP module and time-critical core priority scheme</title><author>TSADIK; MEIR ; INTRATER; GIDEON ; EPSTEIN; LEV ; YOMTOV; SIDI ; COHEN; RONNY ; GREISS; ISRAEL ; DORON; MOSHE ; GREENFELD; ZVI ; SHIMONY; ILAN ; LEVITAN; RAYA ; INTRATER; AMOS ; OZ; OVED ; BIRENBAUM; ANDY ; KATZRI; LIOR ; FRAENKEL; ITAEL ; TZADIK; YEHEZKEL ; VINER; OMRI ; AFEK; YACHIN ; SANDBANK; ALBERTO ; CARMON; IDDO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US5590357A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1996</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>TSADIK; MEIR</creatorcontrib><creatorcontrib>INTRATER; GIDEON</creatorcontrib><creatorcontrib>EPSTEIN; LEV</creatorcontrib><creatorcontrib>YOMTOV; SIDI</creatorcontrib><creatorcontrib>COHEN; RONNY</creatorcontrib><creatorcontrib>GREISS; ISRAEL</creatorcontrib><creatorcontrib>DORON; MOSHE</creatorcontrib><creatorcontrib>GREENFELD; ZVI</creatorcontrib><creatorcontrib>SHIMONY; ILAN</creatorcontrib><creatorcontrib>LEVITAN; RAYA</creatorcontrib><creatorcontrib>INTRATER; AMOS</creatorcontrib><creatorcontrib>OZ; OVED</creatorcontrib><creatorcontrib>BIRENBAUM; ANDY</creatorcontrib><creatorcontrib>KATZRI; LIOR</creatorcontrib><creatorcontrib>FRAENKEL; ITAEL</creatorcontrib><creatorcontrib>TZADIK; YEHEZKEL</creatorcontrib><creatorcontrib>VINER; OMRI</creatorcontrib><creatorcontrib>AFEK; YACHIN</creatorcontrib><creatorcontrib>SANDBANK; ALBERTO</creatorcontrib><creatorcontrib>CARMON; IDDO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>TSADIK; MEIR</au><au>INTRATER; GIDEON</au><au>EPSTEIN; LEV</au><au>YOMTOV; SIDI</au><au>COHEN; RONNY</au><au>GREISS; ISRAEL</au><au>DORON; MOSHE</au><au>GREENFELD; ZVI</au><au>SHIMONY; ILAN</au><au>LEVITAN; RAYA</au><au>INTRATER; AMOS</au><au>OZ; OVED</au><au>BIRENBAUM; ANDY</au><au>KATZRI; LIOR</au><au>FRAENKEL; ITAEL</au><au>TZADIK; YEHEZKEL</au><au>VINER; OMRI</au><au>AFEK; YACHIN</au><au>SANDBANK; ALBERTO</au><au>CARMON; IDDO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Integrated CPU core and parallel, independently operating DSP module and time-critical core priority scheme</title><date>1996-12-31</date><risdate>1996</risdate><abstract>An integrated data processing system includes a shared internal bus for transferring both instructions and data. A shared bus interface unit is connected to the shared internal bus and connectable via a shared external bus to a shared external memory array such that instructions and data held in the shared external memory array are transferrable to the shared internal bus via the shared bus interface unit. A general purpose (GP) central processing unit (CPU) is connected to the shared internal bus for retrieving GP instructions. The OP CPU includes an execution unit for executing GP instructions to process data retrieved by the GP CPU from the shared internal bus. A digital signal processor (DSP) module connected to the shared internal bus, the DSP module includes a signal processor for processing an externally-provided digital signal received by the DSP module by executing DSP command-list instructions. Execution of DSP command-list code instructions by the DSP module is independent of and in parallel with execution of GP instructions by the GP CPU. A shared internal memory that holds command-list code instructions and is connected for access by the DSP module for retrieval of command-list code instructions for execution by the DSP module and for access by the GP CPU for storage and retrieval of instructions and data.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US5590357A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
PHYSICS
TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION
title Integrated CPU core and parallel, independently operating DSP module and time-critical core priority scheme
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-03T17%3A02%3A24IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=TSADIK;%20MEIR&rft.date=1996-12-31&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS5590357A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true