Phase locking circuit for jitter reduction in a digital multiplex system

A digital multiplex system has a buffer, to which a bitstream arrives at one frequency and from which a bitstream is forwarded at a different frequency. The output bitstream frequency is controlled by a phase locking circuit comprising a phase comparator, a voltage controlled oscillator and a contro...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: BLADH, MATS A. R
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator BLADH
MATS A. R
description A digital multiplex system has a buffer, to which a bitstream arrives at one frequency and from which a bitstream is forwarded at a different frequency. The output bitstream frequency is controlled by a phase locking circuit comprising a phase comparator, a voltage controlled oscillator and a control circuit. The buffer generates control signals indicating the phase of the pulses in the incoming bitstream and the phase of the pulses forwarded therefrom. The phase comparator receives said control signals and delivers a signal representative of the mutual phase position of the pulses in the incoming and the forwarded bitstream, the signal being fed to the control circuit for automatic gain control. The control circuit controls the pulse rate of the voltage controlled oscillator, which generates clock pulses for clocking the pulses of the forwarded bitstream. The control circuit comprises a feed-back operational amplifier. Two anti-parallel coupled diode are arranged on one input of the amplifier for achieving automatic gain control, the other input of the amplifier being connected to a reference voltage.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US5402425A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US5402425A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US5402425A3</originalsourceid><addsrcrecordid>eNqFyrEKwjAQANAsDqJ-g_cDgtT2A0SUjoI6l-N6rVevSUguoH_v4u70lrd07fWJmUEDvcSPQJKoiMEQEkxixgkS94VMggfxgNDLKIYKc1GTqPyG_MnG89otBtTMm58rt72c76d2xzF0nCMSe7bucWvqfVVXzfHwf3wB7HAz1Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Phase locking circuit for jitter reduction in a digital multiplex system</title><source>esp@cenet</source><creator>BLADH; MATS A. R</creator><creatorcontrib>BLADH; MATS A. R</creatorcontrib><description>A digital multiplex system has a buffer, to which a bitstream arrives at one frequency and from which a bitstream is forwarded at a different frequency. The output bitstream frequency is controlled by a phase locking circuit comprising a phase comparator, a voltage controlled oscillator and a control circuit. The buffer generates control signals indicating the phase of the pulses in the incoming bitstream and the phase of the pulses forwarded therefrom. The phase comparator receives said control signals and delivers a signal representative of the mutual phase position of the pulses in the incoming and the forwarded bitstream, the signal being fed to the control circuit for automatic gain control. The control circuit controls the pulse rate of the voltage controlled oscillator, which generates clock pulses for clocking the pulses of the forwarded bitstream. The control circuit comprises a feed-back operational amplifier. Two anti-parallel coupled diode are arranged on one input of the amplifier for achieving automatic gain control, the other input of the amplifier being connected to a reference voltage.</description><edition>6</edition><language>eng</language><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES ; BASIC ELECTRONIC CIRCUITRY ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRICITY ; MULTIPLEX COMMUNICATION</subject><creationdate>1995</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19950328&amp;DB=EPODOC&amp;CC=US&amp;NR=5402425A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25568,76551</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19950328&amp;DB=EPODOC&amp;CC=US&amp;NR=5402425A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>BLADH; MATS A. R</creatorcontrib><title>Phase locking circuit for jitter reduction in a digital multiplex system</title><description>A digital multiplex system has a buffer, to which a bitstream arrives at one frequency and from which a bitstream is forwarded at a different frequency. The output bitstream frequency is controlled by a phase locking circuit comprising a phase comparator, a voltage controlled oscillator and a control circuit. The buffer generates control signals indicating the phase of the pulses in the incoming bitstream and the phase of the pulses forwarded therefrom. The phase comparator receives said control signals and delivers a signal representative of the mutual phase position of the pulses in the incoming and the forwarded bitstream, the signal being fed to the control circuit for automatic gain control. The control circuit controls the pulse rate of the voltage controlled oscillator, which generates clock pulses for clocking the pulses of the forwarded bitstream. The control circuit comprises a feed-back operational amplifier. Two anti-parallel coupled diode are arranged on one input of the amplifier for achieving automatic gain control, the other input of the amplifier being connected to a reference voltage.</description><subject>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</subject><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRICITY</subject><subject>MULTIPLEX COMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1995</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqFyrEKwjAQANAsDqJ-g_cDgtT2A0SUjoI6l-N6rVevSUguoH_v4u70lrd07fWJmUEDvcSPQJKoiMEQEkxixgkS94VMggfxgNDLKIYKc1GTqPyG_MnG89otBtTMm58rt72c76d2xzF0nCMSe7bucWvqfVVXzfHwf3wB7HAz1Q</recordid><startdate>19950328</startdate><enddate>19950328</enddate><creator>BLADH; MATS A. R</creator><scope>EVB</scope></search><sort><creationdate>19950328</creationdate><title>Phase locking circuit for jitter reduction in a digital multiplex system</title><author>BLADH; MATS A. R</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US5402425A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1995</creationdate><topic>AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES</topic><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRICITY</topic><topic>MULTIPLEX COMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>BLADH; MATS A. R</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>BLADH; MATS A. R</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Phase locking circuit for jitter reduction in a digital multiplex system</title><date>1995-03-28</date><risdate>1995</risdate><abstract>A digital multiplex system has a buffer, to which a bitstream arrives at one frequency and from which a bitstream is forwarded at a different frequency. The output bitstream frequency is controlled by a phase locking circuit comprising a phase comparator, a voltage controlled oscillator and a control circuit. The buffer generates control signals indicating the phase of the pulses in the incoming bitstream and the phase of the pulses forwarded therefrom. The phase comparator receives said control signals and delivers a signal representative of the mutual phase position of the pulses in the incoming and the forwarded bitstream, the signal being fed to the control circuit for automatic gain control. The control circuit controls the pulse rate of the voltage controlled oscillator, which generates clock pulses for clocking the pulses of the forwarded bitstream. The control circuit comprises a feed-back operational amplifier. Two anti-parallel coupled diode are arranged on one input of the amplifier for achieving automatic gain control, the other input of the amplifier being connected to a reference voltage.</abstract><edition>6</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US5402425A
source esp@cenet
subjects AUTOMATIC CONTROL, STARTING, SYNCHRONISATION, OR STABILISATIONOF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
BASIC ELECTRONIC CIRCUITRY
ELECTRIC COMMUNICATION TECHNIQUE
ELECTRICITY
MULTIPLEX COMMUNICATION
title Phase locking circuit for jitter reduction in a digital multiplex system
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-17T14%3A01%3A31IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=BLADH;%20MATS%20A.%20R&rft.date=1995-03-28&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS5402425A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true