SAM DATA ACCESSING CIRCUIT HAVING LOW OPERATING CURRENT
A SAM data accessing circuit and a method thereof in which, at the falling edge of a serial counting clock signal SC occurring at one and half cycles before data output cycles, the data is sensed from a SAM port memory. The sensed data is then stored in a first section of a two-stage buffer. At the...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | SEO SEUNGMO |
description | A SAM data accessing circuit and a method thereof in which, at the falling edge of a serial counting clock signal SC occurring at one and half cycles before data output cycles, the data is sensed from a SAM port memory. The sensed data is then stored in a first section of a two-stage buffer. At the falling edge of the serial counting clock signal SC occurring at half-cycles before data output cycles, the data stored in the first stage of the buffer is transferred to a second stage thereof. At the rising edge of the serial counting clock signal SC, the data stored in the second section of the buffer is outputted. This sensing/outputting sequence reduces peak currents consumed by the I/O circuits. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US5119333A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US5119333A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US5119333A3</originalsourceid><addsrcrecordid>eNrjZDAPdvRVcHEMcVRwdHZ2DQ729HNXcPYMcg71DFHwcAwDcX38wxX8A1yDHEPAkqFBQa5-ITwMrGmJOcWpvFCam0HezTXE2UM3tSA_PrW4IDE5NS-1JD402NTQ0NLY2NjRmLAKAJOrJ3M</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SAM DATA ACCESSING CIRCUIT HAVING LOW OPERATING CURRENT</title><source>esp@cenet</source><creator>SEO; SEUNGMO</creator><creatorcontrib>SEO; SEUNGMO</creatorcontrib><description>A SAM data accessing circuit and a method thereof in which, at the falling edge of a serial counting clock signal SC occurring at one and half cycles before data output cycles, the data is sensed from a SAM port memory. The sensed data is then stored in a first section of a two-stage buffer. At the falling edge of the serial counting clock signal SC occurring at half-cycles before data output cycles, the data stored in the first stage of the buffer is transferred to a second stage thereof. At the rising edge of the serial counting clock signal SC, the data stored in the second section of the buffer is outputted. This sensing/outputting sequence reduces peak currents consumed by the I/O circuits.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>1992</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19920602&DB=EPODOC&CC=US&NR=5119333A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76318</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19920602&DB=EPODOC&CC=US&NR=5119333A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SEO; SEUNGMO</creatorcontrib><title>SAM DATA ACCESSING CIRCUIT HAVING LOW OPERATING CURRENT</title><description>A SAM data accessing circuit and a method thereof in which, at the falling edge of a serial counting clock signal SC occurring at one and half cycles before data output cycles, the data is sensed from a SAM port memory. The sensed data is then stored in a first section of a two-stage buffer. At the falling edge of the serial counting clock signal SC occurring at half-cycles before data output cycles, the data stored in the first stage of the buffer is transferred to a second stage thereof. At the rising edge of the serial counting clock signal SC, the data stored in the second section of the buffer is outputted. This sensing/outputting sequence reduces peak currents consumed by the I/O circuits.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1992</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDAPdvRVcHEMcVRwdHZ2DQ729HNXcPYMcg71DFHwcAwDcX38wxX8A1yDHEPAkqFBQa5-ITwMrGmJOcWpvFCam0HezTXE2UM3tSA_PrW4IDE5NS-1JD402NTQ0NLY2NjRmLAKAJOrJ3M</recordid><startdate>19920602</startdate><enddate>19920602</enddate><creator>SEO; SEUNGMO</creator><scope>EVB</scope></search><sort><creationdate>19920602</creationdate><title>SAM DATA ACCESSING CIRCUIT HAVING LOW OPERATING CURRENT</title><author>SEO; SEUNGMO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US5119333A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1992</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>SEO; SEUNGMO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SEO; SEUNGMO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SAM DATA ACCESSING CIRCUIT HAVING LOW OPERATING CURRENT</title><date>1992-06-02</date><risdate>1992</risdate><abstract>A SAM data accessing circuit and a method thereof in which, at the falling edge of a serial counting clock signal SC occurring at one and half cycles before data output cycles, the data is sensed from a SAM port memory. The sensed data is then stored in a first section of a two-stage buffer. At the falling edge of the serial counting clock signal SC occurring at half-cycles before data output cycles, the data stored in the first stage of the buffer is transferred to a second stage thereof. At the rising edge of the serial counting clock signal SC, the data stored in the second section of the buffer is outputted. This sensing/outputting sequence reduces peak currents consumed by the I/O circuits.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US5119333A |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING INFORMATION STORAGE PHYSICS STATIC STORES |
title | SAM DATA ACCESSING CIRCUIT HAVING LOW OPERATING CURRENT |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T10%3A10%3A58IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SEO;%20SEUNGMO&rft.date=1992-06-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS5119333A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |