Apparatus for compressing and buffering data

Apparatus for compressing and buffering large amounts of data, transferring the buffered data to a slower speed storage device and controlling the stopping and starting of the central processing unit (CPU) is provided for a virtual storage computer system where the data is collected in real time; th...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: WALKER, THOMAS M, GEER, CHARLES P, SOYRING, JOHN A, SOLTIS, FRANK G, HOUDEK, MERLE E, JONES, EUGENE R, DANG, LAM Q
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator WALKER
THOMAS M
GEER
CHARLES P
SOYRING
JOHN A
SOLTIS
FRANK G
HOUDEK
MERLE E
JONES
EUGENE R
DANG
LAM Q
description Apparatus for compressing and buffering large amounts of data, transferring the buffered data to a slower speed storage device and controlling the stopping and starting of the central processing unit (CPU) is provided for a virtual storage computer system where the data is collected in real time; the data being collected are all storage addresses to facilitate address tracing. Each real main storage address is collected to the external interface between the central processing unit (CPU) and main storage and converted to a virtual address. The virtual address is compressed and entered into a large buffer via buffer control logic. The buffer control logic sends a signal to stop the CPU when the buffer becomes full and restarts it at the exact point it had stopped after the buffer has been emptied by the transfer of data from it to a slower speed storage device.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US4574351A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US4574351A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US4574351A3</originalsourceid><addsrcrecordid>eNrjZNBxLChILEosKS1WSMsvUkjOzy0oSi0uzsxLV0jMS1FIKk1LSy0C8VISSxJ5GFjTEnOKU3mhNDeDvJtriLOHbmpBfnxqcUFicmpeakl8aLCJqbmJsamhozFhFQAFaSk-</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Apparatus for compressing and buffering data</title><source>esp@cenet</source><creator>WALKER; THOMAS M ; GEER; CHARLES P ; SOYRING; JOHN A ; SOLTIS; FRANK G ; HOUDEK; MERLE E ; JONES; EUGENE R ; DANG; LAM Q</creator><creatorcontrib>WALKER; THOMAS M ; GEER; CHARLES P ; SOYRING; JOHN A ; SOLTIS; FRANK G ; HOUDEK; MERLE E ; JONES; EUGENE R ; DANG; LAM Q</creatorcontrib><description>Apparatus for compressing and buffering large amounts of data, transferring the buffered data to a slower speed storage device and controlling the stopping and starting of the central processing unit (CPU) is provided for a virtual storage computer system where the data is collected in real time; the data being collected are all storage addresses to facilitate address tracing. Each real main storage address is collected to the external interface between the central processing unit (CPU) and main storage and converted to a virtual address. The virtual address is compressed and entered into a large buffer via buffer control logic. The buffer control logic sends a signal to stop the CPU when the buffer becomes full and restarts it at the exact point it had stopped after the buffer has been emptied by the transfer of data from it to a slower speed storage device.</description><edition>4</edition><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>1986</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19860304&amp;DB=EPODOC&amp;CC=US&amp;NR=4574351A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76419</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19860304&amp;DB=EPODOC&amp;CC=US&amp;NR=4574351A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>WALKER; THOMAS M</creatorcontrib><creatorcontrib>GEER; CHARLES P</creatorcontrib><creatorcontrib>SOYRING; JOHN A</creatorcontrib><creatorcontrib>SOLTIS; FRANK G</creatorcontrib><creatorcontrib>HOUDEK; MERLE E</creatorcontrib><creatorcontrib>JONES; EUGENE R</creatorcontrib><creatorcontrib>DANG; LAM Q</creatorcontrib><title>Apparatus for compressing and buffering data</title><description>Apparatus for compressing and buffering large amounts of data, transferring the buffered data to a slower speed storage device and controlling the stopping and starting of the central processing unit (CPU) is provided for a virtual storage computer system where the data is collected in real time; the data being collected are all storage addresses to facilitate address tracing. Each real main storage address is collected to the external interface between the central processing unit (CPU) and main storage and converted to a virtual address. The virtual address is compressed and entered into a large buffer via buffer control logic. The buffer control logic sends a signal to stop the CPU when the buffer becomes full and restarts it at the exact point it had stopped after the buffer has been emptied by the transfer of data from it to a slower speed storage device.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1986</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNBxLChILEosKS1WSMsvUkjOzy0oSi0uzsxLV0jMS1FIKk1LSy0C8VISSxJ5GFjTEnOKU3mhNDeDvJtriLOHbmpBfnxqcUFicmpeakl8aLCJqbmJsamhozFhFQAFaSk-</recordid><startdate>19860304</startdate><enddate>19860304</enddate><creator>WALKER; THOMAS M</creator><creator>GEER; CHARLES P</creator><creator>SOYRING; JOHN A</creator><creator>SOLTIS; FRANK G</creator><creator>HOUDEK; MERLE E</creator><creator>JONES; EUGENE R</creator><creator>DANG; LAM Q</creator><scope>EVB</scope></search><sort><creationdate>19860304</creationdate><title>Apparatus for compressing and buffering data</title><author>WALKER; THOMAS M ; GEER; CHARLES P ; SOYRING; JOHN A ; SOLTIS; FRANK G ; HOUDEK; MERLE E ; JONES; EUGENE R ; DANG; LAM Q</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US4574351A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1986</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>WALKER; THOMAS M</creatorcontrib><creatorcontrib>GEER; CHARLES P</creatorcontrib><creatorcontrib>SOYRING; JOHN A</creatorcontrib><creatorcontrib>SOLTIS; FRANK G</creatorcontrib><creatorcontrib>HOUDEK; MERLE E</creatorcontrib><creatorcontrib>JONES; EUGENE R</creatorcontrib><creatorcontrib>DANG; LAM Q</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>WALKER; THOMAS M</au><au>GEER; CHARLES P</au><au>SOYRING; JOHN A</au><au>SOLTIS; FRANK G</au><au>HOUDEK; MERLE E</au><au>JONES; EUGENE R</au><au>DANG; LAM Q</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Apparatus for compressing and buffering data</title><date>1986-03-04</date><risdate>1986</risdate><abstract>Apparatus for compressing and buffering large amounts of data, transferring the buffered data to a slower speed storage device and controlling the stopping and starting of the central processing unit (CPU) is provided for a virtual storage computer system where the data is collected in real time; the data being collected are all storage addresses to facilitate address tracing. Each real main storage address is collected to the external interface between the central processing unit (CPU) and main storage and converted to a virtual address. The virtual address is compressed and entered into a large buffer via buffer control logic. The buffer control logic sends a signal to stop the CPU when the buffer becomes full and restarts it at the exact point it had stopped after the buffer has been emptied by the transfer of data from it to a slower speed storage device.</abstract><edition>4</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US4574351A
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title Apparatus for compressing and buffering data
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T06%3A19%3A54IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=WALKER;%20THOMAS%20M&rft.date=1986-03-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS4574351A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true