STORED CHARGE DIFFERENTIAL SENSE AMPLIFIER

A differential sense amplifier for semiconductor memory cells is described which uses charge transfer preamplification in combination with a ratioless cross-coupled latch circuit to provide sensing and regeneration of binary information stored in a charge storage device. The sense amplifier may be u...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LEWIS, SCOTT CLARENCE
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LEWIS
SCOTT CLARENCE
description A differential sense amplifier for semiconductor memory cells is described which uses charge transfer preamplification in combination with a ratioless cross-coupled latch circuit to provide sensing and regeneration of binary information stored in a charge storage device. The sense amplifier may be utilized in arrays of single FET/capacitor memory cells in which the sense amplifier is centrally located and data input/output connections are made at one outside edge of the array. Single bit line driving is made possible by the use of a bit decoder which unconditionally couples charge to a single bit line and of common mode charge coupling to decrease potentials on a pair of bit lines coupled to the sense amplifier. The common mode bit line discharge means also increases response of the charge transfer preamplifier stage. A single transmission gate device is used for both reading out from a single bit line and writing new data back in, thus simplifying the input/output circuitry. A sense node shunting device is utilized during the bit line precharge portion of the memory cycle to partially charge the bit sense line previously discharged to ground in order to conserve power and to ensure proper operation of the charge transfer preamplifier on the next memory cycle. In semiconductor memory applications where high performance is critical, the charge transfer preamplifier stage and common mode discharging circuit may be omitted and the bit lines connected directly to the sense nodes of a cross-coupled latching circuit without the loss of other benefits of the circuit.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US4010453A</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US4010453A</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US4010453A3</originalsourceid><addsrcrecordid>eNrjZNAKDvEPcnVRcPZwDHJ3VXDxdHNzDXL1C_F09FEIdvULdlVw9A3w8XTzdA3iYWBNS8wpTuWF0twM8m6uIc4euqkF-fGpxQWJyal5qSXxocEmBoYGJqbGjsaEVQAAwGIj3A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>STORED CHARGE DIFFERENTIAL SENSE AMPLIFIER</title><source>esp@cenet</source><creator>LEWIS; SCOTT CLARENCE</creator><creatorcontrib>LEWIS; SCOTT CLARENCE</creatorcontrib><description>A differential sense amplifier for semiconductor memory cells is described which uses charge transfer preamplification in combination with a ratioless cross-coupled latch circuit to provide sensing and regeneration of binary information stored in a charge storage device. The sense amplifier may be utilized in arrays of single FET/capacitor memory cells in which the sense amplifier is centrally located and data input/output connections are made at one outside edge of the array. Single bit line driving is made possible by the use of a bit decoder which unconditionally couples charge to a single bit line and of common mode charge coupling to decrease potentials on a pair of bit lines coupled to the sense amplifier. The common mode bit line discharge means also increases response of the charge transfer preamplifier stage. A single transmission gate device is used for both reading out from a single bit line and writing new data back in, thus simplifying the input/output circuitry. A sense node shunting device is utilized during the bit line precharge portion of the memory cycle to partially charge the bit sense line previously discharged to ground in order to conserve power and to ensure proper operation of the charge transfer preamplifier on the next memory cycle. In semiconductor memory applications where high performance is critical, the charge transfer preamplifier stage and common mode discharging circuit may be omitted and the bit lines connected directly to the sense nodes of a cross-coupled latching circuit without the loss of other benefits of the circuit.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; PULSE TECHNIQUE ; STATIC STORES</subject><creationdate>1977</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19770301&amp;DB=EPODOC&amp;CC=US&amp;NR=4010453A$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76418</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=19770301&amp;DB=EPODOC&amp;CC=US&amp;NR=4010453A$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LEWIS; SCOTT CLARENCE</creatorcontrib><title>STORED CHARGE DIFFERENTIAL SENSE AMPLIFIER</title><description>A differential sense amplifier for semiconductor memory cells is described which uses charge transfer preamplification in combination with a ratioless cross-coupled latch circuit to provide sensing and regeneration of binary information stored in a charge storage device. The sense amplifier may be utilized in arrays of single FET/capacitor memory cells in which the sense amplifier is centrally located and data input/output connections are made at one outside edge of the array. Single bit line driving is made possible by the use of a bit decoder which unconditionally couples charge to a single bit line and of common mode charge coupling to decrease potentials on a pair of bit lines coupled to the sense amplifier. The common mode bit line discharge means also increases response of the charge transfer preamplifier stage. A single transmission gate device is used for both reading out from a single bit line and writing new data back in, thus simplifying the input/output circuitry. A sense node shunting device is utilized during the bit line precharge portion of the memory cycle to partially charge the bit sense line previously discharged to ground in order to conserve power and to ensure proper operation of the charge transfer preamplifier on the next memory cycle. In semiconductor memory applications where high performance is critical, the charge transfer preamplifier stage and common mode discharging circuit may be omitted and the bit lines connected directly to the sense nodes of a cross-coupled latching circuit without the loss of other benefits of the circuit.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>PULSE TECHNIQUE</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>1977</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNAKDvEPcnVRcPZwDHJ3VXDxdHNzDXL1C_F09FEIdvULdlVw9A3w8XTzdA3iYWBNS8wpTuWF0twM8m6uIc4euqkF-fGpxQWJyal5qSXxocEmBoYGJqbGjsaEVQAAwGIj3A</recordid><startdate>19770301</startdate><enddate>19770301</enddate><creator>LEWIS; SCOTT CLARENCE</creator><scope>EVB</scope></search><sort><creationdate>19770301</creationdate><title>STORED CHARGE DIFFERENTIAL SENSE AMPLIFIER</title><author>LEWIS; SCOTT CLARENCE</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US4010453A3</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>1977</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>PULSE TECHNIQUE</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>LEWIS; SCOTT CLARENCE</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LEWIS; SCOTT CLARENCE</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>STORED CHARGE DIFFERENTIAL SENSE AMPLIFIER</title><date>1977-03-01</date><risdate>1977</risdate><abstract>A differential sense amplifier for semiconductor memory cells is described which uses charge transfer preamplification in combination with a ratioless cross-coupled latch circuit to provide sensing and regeneration of binary information stored in a charge storage device. The sense amplifier may be utilized in arrays of single FET/capacitor memory cells in which the sense amplifier is centrally located and data input/output connections are made at one outside edge of the array. Single bit line driving is made possible by the use of a bit decoder which unconditionally couples charge to a single bit line and of common mode charge coupling to decrease potentials on a pair of bit lines coupled to the sense amplifier. The common mode bit line discharge means also increases response of the charge transfer preamplifier stage. A single transmission gate device is used for both reading out from a single bit line and writing new data back in, thus simplifying the input/output circuitry. A sense node shunting device is utilized during the bit line precharge portion of the memory cycle to partially charge the bit sense line previously discharged to ground in order to conserve power and to ensure proper operation of the charge transfer preamplifier on the next memory cycle. In semiconductor memory applications where high performance is critical, the charge transfer preamplifier stage and common mode discharging circuit may be omitted and the bit lines connected directly to the sense nodes of a cross-coupled latching circuit without the loss of other benefits of the circuit.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US4010453A
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
INFORMATION STORAGE
PHYSICS
PULSE TECHNIQUE
STATIC STORES
title STORED CHARGE DIFFERENTIAL SENSE AMPLIFIER
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T21%3A26%3A51IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LEWIS;%20SCOTT%20CLARENCE&rft.date=1977-03-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS4010453A%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true