Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same
A method for patterning a layer increases the density of features formed over an initial patterning layer using a series of self-aligned spacers. A layer to be etched is provided, then an initial sacrificial patterning layer, for example formed using optical lithography, is formed over the layer to...
Gespeichert in:
Hauptverfasser: | , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Niroomand, Ardavan Morgan, Paul A Meng, Shuang Greeley, Joseph Neil Zhou, Baosuo Coppa, Brian J Abatchev, Mirzafer K |
description | A method for patterning a layer increases the density of features formed over an initial patterning layer using a series of self-aligned spacers. A layer to be etched is provided, then an initial sacrificial patterning layer, for example formed using optical lithography, is formed over the layer to be etched. Depending on the embodiment, the patterning layer may be trimmed, then a series of spacer layers formed and etched. The number of spacer layers and their target dimensions depends on the desired increase in feature density. An in-process semiconductor device and electronic system is also described. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2024222131A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2024222131A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2024222131A13</originalsourceid><addsrcrecordid>eNqNjUEKwjAURLtxIeodPrgWbOoFxFp0J6Zdl5D-toHm_5KkQo_grTXFA7iagZl5s07eDxN0D09sJh0ME5Soe-KBuxkqb6iD8xDQkQrRy1FpdJDjyN7Euod8cjEJPULBzqoFwi0okGiNZopgjpuX0QiKGpCzD2g93EkPU7NwlcVtsmrV4HH3002yL67l5Xb4ntXo4zNhqCspjuIkhEiz9Jxm_7U-N3JNJQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same</title><source>esp@cenet</source><creator>Niroomand, Ardavan ; Morgan, Paul A ; Meng, Shuang ; Greeley, Joseph Neil ; Zhou, Baosuo ; Coppa, Brian J ; Abatchev, Mirzafer K</creator><creatorcontrib>Niroomand, Ardavan ; Morgan, Paul A ; Meng, Shuang ; Greeley, Joseph Neil ; Zhou, Baosuo ; Coppa, Brian J ; Abatchev, Mirzafer K</creatorcontrib><description>A method for patterning a layer increases the density of features formed over an initial patterning layer using a series of self-aligned spacers. A layer to be etched is provided, then an initial sacrificial patterning layer, for example formed using optical lithography, is formed over the layer to be etched. Depending on the embodiment, the patterning layer may be trimmed, then a series of spacer layers formed and etched. The number of spacer layers and their target dimensions depends on the desired increase in feature density. An in-process semiconductor device and electronic system is also described.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240704&DB=EPODOC&CC=US&NR=2024222131A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20240704&DB=EPODOC&CC=US&NR=2024222131A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Niroomand, Ardavan</creatorcontrib><creatorcontrib>Morgan, Paul A</creatorcontrib><creatorcontrib>Meng, Shuang</creatorcontrib><creatorcontrib>Greeley, Joseph Neil</creatorcontrib><creatorcontrib>Zhou, Baosuo</creatorcontrib><creatorcontrib>Coppa, Brian J</creatorcontrib><creatorcontrib>Abatchev, Mirzafer K</creatorcontrib><title>Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same</title><description>A method for patterning a layer increases the density of features formed over an initial patterning layer using a series of self-aligned spacers. A layer to be etched is provided, then an initial sacrificial patterning layer, for example formed using optical lithography, is formed over the layer to be etched. Depending on the embodiment, the patterning layer may be trimmed, then a series of spacer layers formed and etched. The number of spacer layers and their target dimensions depends on the desired increase in feature density. An in-process semiconductor device and electronic system is also described.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjUEKwjAURLtxIeodPrgWbOoFxFp0J6Zdl5D-toHm_5KkQo_grTXFA7iagZl5s07eDxN0D09sJh0ME5Soe-KBuxkqb6iD8xDQkQrRy1FpdJDjyN7Euod8cjEJPULBzqoFwi0okGiNZopgjpuX0QiKGpCzD2g93EkPU7NwlcVtsmrV4HH3002yL67l5Xb4ntXo4zNhqCspjuIkhEiz9Jxm_7U-N3JNJQ</recordid><startdate>20240704</startdate><enddate>20240704</enddate><creator>Niroomand, Ardavan</creator><creator>Morgan, Paul A</creator><creator>Meng, Shuang</creator><creator>Greeley, Joseph Neil</creator><creator>Zhou, Baosuo</creator><creator>Coppa, Brian J</creator><creator>Abatchev, Mirzafer K</creator><scope>EVB</scope></search><sort><creationdate>20240704</creationdate><title>Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same</title><author>Niroomand, Ardavan ; Morgan, Paul A ; Meng, Shuang ; Greeley, Joseph Neil ; Zhou, Baosuo ; Coppa, Brian J ; Abatchev, Mirzafer K</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2024222131A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Niroomand, Ardavan</creatorcontrib><creatorcontrib>Morgan, Paul A</creatorcontrib><creatorcontrib>Meng, Shuang</creatorcontrib><creatorcontrib>Greeley, Joseph Neil</creatorcontrib><creatorcontrib>Zhou, Baosuo</creatorcontrib><creatorcontrib>Coppa, Brian J</creatorcontrib><creatorcontrib>Abatchev, Mirzafer K</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Niroomand, Ardavan</au><au>Morgan, Paul A</au><au>Meng, Shuang</au><au>Greeley, Joseph Neil</au><au>Zhou, Baosuo</au><au>Coppa, Brian J</au><au>Abatchev, Mirzafer K</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same</title><date>2024-07-04</date><risdate>2024</risdate><abstract>A method for patterning a layer increases the density of features formed over an initial patterning layer using a series of self-aligned spacers. A layer to be etched is provided, then an initial sacrificial patterning layer, for example formed using optical lithography, is formed over the layer to be etched. Depending on the embodiment, the patterning layer may be trimmed, then a series of spacer layers formed and etched. The number of spacer layers and their target dimensions depends on the desired increase in feature density. An in-process semiconductor device and electronic system is also described.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2024222131A1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | Pitch Reduction Technology Using Alternating Spacer Depositions During the Formation of a Semiconductor Device and Systems Including Same |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-19T21%3A04%3A14IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Niroomand,%20Ardavan&rft.date=2024-07-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2024222131A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |