MEMORY ARRAYS EMPLOYING FLYING BIT LINES TO INCREASE EFFECTIVE BIT LINE LENGTH FOR SUPPORTING HIGHER PERFORMANCE, INCREASED MEMORY DENSITY, AND RELATED METHODS

Memory arrays employing flying bit lines to increase effective bit line length for supporting higher performance, increased memory density, and related methods. To increase memory density, the memory array has a first memory sub-bank and one or more second memory sub-banks. The first memory sub-bank...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SWEITZER, Robert A, KOLAR, Pramod
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SWEITZER, Robert A
KOLAR, Pramod
description Memory arrays employing flying bit lines to increase effective bit line length for supporting higher performance, increased memory density, and related methods. To increase memory density, the memory array has a first memory sub-bank and one or more second memory sub-banks. The first memory sub-bank includes a first bit line(s) for each of its memory column circuits. To avoid the need to extend the length of the first bit lines to be coupled to the second memory bit cells in the second memory sub-bank, each memory sub-bank has its own dedicated first and second bit lines coupling their respective memory bit cells to access circuitry. The second bit lines effectively "fly" independent of the first bit lines of the first memory sub-bank. The first bit lines of the first memory sub-bank do not have to be extended in length to provide bit lines for the second memory sub-bank.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023402069A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023402069A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023402069A13</originalsourceid><addsrcrecordid>eNqNjb0KwjAURrs4iPoOF1wr1FYEx9jeNIE0KTe3QqdSJE6igr6Pr6qW0tnpDOf7mUfvCitHLQgi0XrAqjau1bYEaQYcNYPRFj2wA21zQuERUErMWZ9w8mDQlqxAOgLf1LUj_tWVLhUS1EhfUQmbYzytFDB-F2i95jYGYQsgNIIHx8oVfhnNLv31GVYjF9FaIudqEx73Ljwf_TncwqtrfJqk2S5Jk_1BbLP_Uh9TRkWN</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>MEMORY ARRAYS EMPLOYING FLYING BIT LINES TO INCREASE EFFECTIVE BIT LINE LENGTH FOR SUPPORTING HIGHER PERFORMANCE, INCREASED MEMORY DENSITY, AND RELATED METHODS</title><source>esp@cenet</source><creator>SWEITZER, Robert A ; KOLAR, Pramod</creator><creatorcontrib>SWEITZER, Robert A ; KOLAR, Pramod</creatorcontrib><description>Memory arrays employing flying bit lines to increase effective bit line length for supporting higher performance, increased memory density, and related methods. To increase memory density, the memory array has a first memory sub-bank and one or more second memory sub-banks. The first memory sub-bank includes a first bit line(s) for each of its memory column circuits. To avoid the need to extend the length of the first bit lines to be coupled to the second memory bit cells in the second memory sub-bank, each memory sub-bank has its own dedicated first and second bit lines coupling their respective memory bit cells to access circuitry. The second bit lines effectively "fly" independent of the first bit lines of the first memory sub-bank. The first bit lines of the first memory sub-bank do not have to be extended in length to provide bit lines for the second memory sub-bank.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20231214&amp;DB=EPODOC&amp;CC=US&amp;NR=2023402069A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20231214&amp;DB=EPODOC&amp;CC=US&amp;NR=2023402069A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SWEITZER, Robert A</creatorcontrib><creatorcontrib>KOLAR, Pramod</creatorcontrib><title>MEMORY ARRAYS EMPLOYING FLYING BIT LINES TO INCREASE EFFECTIVE BIT LINE LENGTH FOR SUPPORTING HIGHER PERFORMANCE, INCREASED MEMORY DENSITY, AND RELATED METHODS</title><description>Memory arrays employing flying bit lines to increase effective bit line length for supporting higher performance, increased memory density, and related methods. To increase memory density, the memory array has a first memory sub-bank and one or more second memory sub-banks. The first memory sub-bank includes a first bit line(s) for each of its memory column circuits. To avoid the need to extend the length of the first bit lines to be coupled to the second memory bit cells in the second memory sub-bank, each memory sub-bank has its own dedicated first and second bit lines coupling their respective memory bit cells to access circuitry. The second bit lines effectively "fly" independent of the first bit lines of the first memory sub-bank. The first bit lines of the first memory sub-bank do not have to be extended in length to provide bit lines for the second memory sub-bank.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjb0KwjAURrs4iPoOF1wr1FYEx9jeNIE0KTe3QqdSJE6igr6Pr6qW0tnpDOf7mUfvCitHLQgi0XrAqjau1bYEaQYcNYPRFj2wA21zQuERUErMWZ9w8mDQlqxAOgLf1LUj_tWVLhUS1EhfUQmbYzytFDB-F2i95jYGYQsgNIIHx8oVfhnNLv31GVYjF9FaIudqEx73Ljwf_TncwqtrfJqk2S5Jk_1BbLP_Uh9TRkWN</recordid><startdate>20231214</startdate><enddate>20231214</enddate><creator>SWEITZER, Robert A</creator><creator>KOLAR, Pramod</creator><scope>EVB</scope></search><sort><creationdate>20231214</creationdate><title>MEMORY ARRAYS EMPLOYING FLYING BIT LINES TO INCREASE EFFECTIVE BIT LINE LENGTH FOR SUPPORTING HIGHER PERFORMANCE, INCREASED MEMORY DENSITY, AND RELATED METHODS</title><author>SWEITZER, Robert A ; KOLAR, Pramod</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023402069A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>SWEITZER, Robert A</creatorcontrib><creatorcontrib>KOLAR, Pramod</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SWEITZER, Robert A</au><au>KOLAR, Pramod</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>MEMORY ARRAYS EMPLOYING FLYING BIT LINES TO INCREASE EFFECTIVE BIT LINE LENGTH FOR SUPPORTING HIGHER PERFORMANCE, INCREASED MEMORY DENSITY, AND RELATED METHODS</title><date>2023-12-14</date><risdate>2023</risdate><abstract>Memory arrays employing flying bit lines to increase effective bit line length for supporting higher performance, increased memory density, and related methods. To increase memory density, the memory array has a first memory sub-bank and one or more second memory sub-banks. The first memory sub-bank includes a first bit line(s) for each of its memory column circuits. To avoid the need to extend the length of the first bit lines to be coupled to the second memory bit cells in the second memory sub-bank, each memory sub-bank has its own dedicated first and second bit lines coupling their respective memory bit cells to access circuitry. The second bit lines effectively "fly" independent of the first bit lines of the first memory sub-bank. The first bit lines of the first memory sub-bank do not have to be extended in length to provide bit lines for the second memory sub-bank.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2023402069A1
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title MEMORY ARRAYS EMPLOYING FLYING BIT LINES TO INCREASE EFFECTIVE BIT LINE LENGTH FOR SUPPORTING HIGHER PERFORMANCE, INCREASED MEMORY DENSITY, AND RELATED METHODS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-02T18%3A43%3A26IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SWEITZER,%20Robert%20A&rft.date=2023-12-14&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023402069A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true