Vertically Integrated Device Stack Including System on Chip and Power Management Integrated Circuit

A semiconductor device has a package substrate, a system-on-chip (SoC) die, and a power management integrated circuit (PMIC) die, arranged in a vertical stack. The SoC die is disposed on a first surface of the package substrate, and the PMIC die is mechanically coupled to a second surface of the pac...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: ZOU, Peng, ZIAI, Syrus
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator ZOU, Peng
ZIAI, Syrus
description A semiconductor device has a package substrate, a system-on-chip (SoC) die, and a power management integrated circuit (PMIC) die, arranged in a vertical stack. The SoC die is disposed on a first surface of the package substrate, and the PMIC die is mechanically coupled to a second surface of the package substrate. The PMIC die is electrically coupled to the SOC die via first via connectors of the package substrate and configured to provide DC power to the SOC die via DC connectors electrically coupled to the via connectors of the package substrate. The PMIC die includes thin film inductors, corresponding to the DC connectors, on a surface of the PMIC die and located adjacent to the second surface of the package substrate.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023387181A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023387181A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023387181A13</originalsourceid><addsrcrecordid>eNqNjLEKwkAQBdNYiPoPC9aCSQrTSlS0EISobVg2z3h4uQuXjZK_18LC0mpgGGYcyRVBjbC1Ax2cog6sqGiDpxFQoSyPjxfbV8bVVAydoiHvKL-blthVdPIvBDqy4xoNnP5echOkNzqNRje2HWZfTqL5bnvO9wu0vkTXssBBy0uRLJM0zVZxFq_j9L_qDT-zPso</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Vertically Integrated Device Stack Including System on Chip and Power Management Integrated Circuit</title><source>esp@cenet</source><creator>ZOU, Peng ; ZIAI, Syrus</creator><creatorcontrib>ZOU, Peng ; ZIAI, Syrus</creatorcontrib><description>A semiconductor device has a package substrate, a system-on-chip (SoC) die, and a power management integrated circuit (PMIC) die, arranged in a vertical stack. The SoC die is disposed on a first surface of the package substrate, and the PMIC die is mechanically coupled to a second surface of the package substrate. The PMIC die is electrically coupled to the SOC die via first via connectors of the package substrate and configured to provide DC power to the SOC die via DC connectors electrically coupled to the via connectors of the package substrate. The PMIC die includes thin film inductors, corresponding to the DC connectors, on a surface of the PMIC die and located adjacent to the second surface of the package substrate.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; INDUCTANCES ; MAGNETS ; SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES ; SEMICONDUCTOR DEVICES ; TRANSFORMERS</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20231130&amp;DB=EPODOC&amp;CC=US&amp;NR=2023387181A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20231130&amp;DB=EPODOC&amp;CC=US&amp;NR=2023387181A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ZOU, Peng</creatorcontrib><creatorcontrib>ZIAI, Syrus</creatorcontrib><title>Vertically Integrated Device Stack Including System on Chip and Power Management Integrated Circuit</title><description>A semiconductor device has a package substrate, a system-on-chip (SoC) die, and a power management integrated circuit (PMIC) die, arranged in a vertical stack. The SoC die is disposed on a first surface of the package substrate, and the PMIC die is mechanically coupled to a second surface of the package substrate. The PMIC die is electrically coupled to the SOC die via first via connectors of the package substrate and configured to provide DC power to the SOC die via DC connectors electrically coupled to the via connectors of the package substrate. The PMIC die includes thin film inductors, corresponding to the DC connectors, on a surface of the PMIC die and located adjacent to the second surface of the package substrate.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>INDUCTANCES</subject><subject>MAGNETS</subject><subject>SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>TRANSFORMERS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjLEKwkAQBdNYiPoPC9aCSQrTSlS0EISobVg2z3h4uQuXjZK_18LC0mpgGGYcyRVBjbC1Ax2cog6sqGiDpxFQoSyPjxfbV8bVVAydoiHvKL-blthVdPIvBDqy4xoNnP5echOkNzqNRje2HWZfTqL5bnvO9wu0vkTXssBBy0uRLJM0zVZxFq_j9L_qDT-zPso</recordid><startdate>20231130</startdate><enddate>20231130</enddate><creator>ZOU, Peng</creator><creator>ZIAI, Syrus</creator><scope>EVB</scope></search><sort><creationdate>20231130</creationdate><title>Vertically Integrated Device Stack Including System on Chip and Power Management Integrated Circuit</title><author>ZOU, Peng ; ZIAI, Syrus</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023387181A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>INDUCTANCES</topic><topic>MAGNETS</topic><topic>SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>TRANSFORMERS</topic><toplevel>online_resources</toplevel><creatorcontrib>ZOU, Peng</creatorcontrib><creatorcontrib>ZIAI, Syrus</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ZOU, Peng</au><au>ZIAI, Syrus</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Vertically Integrated Device Stack Including System on Chip and Power Management Integrated Circuit</title><date>2023-11-30</date><risdate>2023</risdate><abstract>A semiconductor device has a package substrate, a system-on-chip (SoC) die, and a power management integrated circuit (PMIC) die, arranged in a vertical stack. The SoC die is disposed on a first surface of the package substrate, and the PMIC die is mechanically coupled to a second surface of the package substrate. The PMIC die is electrically coupled to the SOC die via first via connectors of the package substrate and configured to provide DC power to the SOC die via DC connectors electrically coupled to the via connectors of the package substrate. The PMIC die includes thin film inductors, corresponding to the DC connectors, on a surface of the PMIC die and located adjacent to the second surface of the package substrate.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2023387181A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
INDUCTANCES
MAGNETS
SELECTION OF MATERIALS FOR THEIR MAGNETIC PROPERTIES
SEMICONDUCTOR DEVICES
TRANSFORMERS
title Vertically Integrated Device Stack Including System on Chip and Power Management Integrated Circuit
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-26T08%3A39%3A23IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ZOU,%20Peng&rft.date=2023-11-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023387181A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true