WIRING BOARD
A wiring board according to the present disclosure includes a first insulation layer including a first surface, a land located on the first insulation layer and including a second surface, a second insulation layer located at the first surface of the first insulation layer and including a via hole e...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | YUGAWA, Hidetoshi |
description | A wiring board according to the present disclosure includes a first insulation layer including a first surface, a land located on the first insulation layer and including a second surface, a second insulation layer located at the first surface of the first insulation layer and including a via hole extending over the second surface of the land, and a via-hole electrical conductor located in the via hole. The land includes a plurality of recessed portions on the second surface, and at least one recessed portion selected from the plurality of recessed portions includes a buffer body containing resin. The via-hole electrical conductor is in contact with the second surface of the land and the buffer body. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023337361A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023337361A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023337361A13</originalsourceid><addsrcrecordid>eNrjZOAJ9wzy9HNXcPJ3DHLhYWBNS8wpTuWF0twMym6uIc4euqkF-fGpxQWJyal5qSXxocFGBkbGxsbmxmaGjobGxKkCAPqjHTs</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>WIRING BOARD</title><source>esp@cenet</source><creator>YUGAWA, Hidetoshi</creator><creatorcontrib>YUGAWA, Hidetoshi</creatorcontrib><description>A wiring board according to the present disclosure includes a first insulation layer including a first surface, a land located on the first insulation layer and including a second surface, a second insulation layer located at the first surface of the first insulation layer and including a via hole extending over the second surface of the land, and a via-hole electrical conductor located in the via hole. The land includes a plurality of recessed portions on the second surface, and at least one recessed portion selected from the plurality of recessed portions includes a buffer body containing resin. The via-hole electrical conductor is in contact with the second surface of the land and the buffer body.</description><language>eng</language><subject>CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS ; ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS ; PRINTED CIRCUITS</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231019&DB=EPODOC&CC=US&NR=2023337361A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20231019&DB=EPODOC&CC=US&NR=2023337361A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YUGAWA, Hidetoshi</creatorcontrib><title>WIRING BOARD</title><description>A wiring board according to the present disclosure includes a first insulation layer including a first surface, a land located on the first insulation layer and including a second surface, a second insulation layer located at the first surface of the first insulation layer and including a via hole extending over the second surface of the land, and a via-hole electrical conductor located in the via hole. The land includes a plurality of recessed portions on the second surface, and at least one recessed portion selected from the plurality of recessed portions includes a buffer body containing resin. The via-hole electrical conductor is in contact with the second surface of the land and the buffer body.</description><subject>CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS</subject><subject>ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS</subject><subject>PRINTED CIRCUITS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZOAJ9wzy9HNXcPJ3DHLhYWBNS8wpTuWF0twMym6uIc4euqkF-fGpxQWJyal5qSXxocFGBkbGxsbmxmaGjobGxKkCAPqjHTs</recordid><startdate>20231019</startdate><enddate>20231019</enddate><creator>YUGAWA, Hidetoshi</creator><scope>EVB</scope></search><sort><creationdate>20231019</creationdate><title>WIRING BOARD</title><author>YUGAWA, Hidetoshi</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023337361A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS</topic><topic>ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS</topic><topic>PRINTED CIRCUITS</topic><toplevel>online_resources</toplevel><creatorcontrib>YUGAWA, Hidetoshi</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YUGAWA, Hidetoshi</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>WIRING BOARD</title><date>2023-10-19</date><risdate>2023</risdate><abstract>A wiring board according to the present disclosure includes a first insulation layer including a first surface, a land located on the first insulation layer and including a second surface, a second insulation layer located at the first surface of the first insulation layer and including a via hole extending over the second surface of the land, and a via-hole electrical conductor located in the via hole. The land includes a plurality of recessed portions on the second surface, and at least one recessed portion selected from the plurality of recessed portions includes a buffer body containing resin. The via-hole electrical conductor is in contact with the second surface of the land and the buffer body.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2023337361A1 |
source | esp@cenet |
subjects | CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR ELECTRICITY MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS PRINTED CIRCUITS |
title | WIRING BOARD |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-06T23%3A36%3A37IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YUGAWA,%20Hidetoshi&rft.date=2023-10-19&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023337361A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |