NETLIST DESIGN FOR POST SILICON LOCAL CLOCK CONTROLLER TIMING IMPROVEMENT

Aspects of the invention include determining a netlist for an integrated circuit design, wherein the netlist includes a design for placement of a plurality of latches, determining a set of timing paths, wherein each timing path includes a capture latch and at least one launch latch connected to a sa...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Kazda, Michael, Musante, Frank J, Carey, Sean Michael, Wood, Michael Hemsley
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Kazda, Michael
Musante, Frank J
Carey, Sean Michael
Wood, Michael Hemsley
description Aspects of the invention include determining a netlist for an integrated circuit design, wherein the netlist includes a design for placement of a plurality of latches, determining a set of timing paths, wherein each timing path includes a capture latch and at least one launch latch connected to a same local clock buffer controller through a local clock buffer OR circuit, calculating a slack value for each timing path, determining one or more candidate timing paths from the set of timing paths, wherein the one or more candidate timing paths have a slack value below a threshold slack value, calculating a score for each candidate timing path based on a count of a number of launch-capture latch pairs, adjusting an interconnect for a first candidate timing path based on the first candidate timing path having a highest score, and generating an updated netlist based on the adjusting the interconnect.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023281365A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023281365A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023281365A13</originalsourceid><addsrcrecordid>eNrjZPD0cw3x8QwOUXBxDfZ091Nw8w9SCPAH8oM9fTyd_f0UfPydHX0UnIGUtwKQHxLk7-PjGqQQ4unr6eeu4OkbEOQf5urr6hfCw8CalphTnMoLpbkZlN1cQ5w9dFML8uNTiwsSk1PzUkviQ4ONDIyMjSwMjc1MHQ2NiVMFAAWXLlg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>NETLIST DESIGN FOR POST SILICON LOCAL CLOCK CONTROLLER TIMING IMPROVEMENT</title><source>esp@cenet</source><creator>Kazda, Michael ; Musante, Frank J ; Carey, Sean Michael ; Wood, Michael Hemsley</creator><creatorcontrib>Kazda, Michael ; Musante, Frank J ; Carey, Sean Michael ; Wood, Michael Hemsley</creatorcontrib><description>Aspects of the invention include determining a netlist for an integrated circuit design, wherein the netlist includes a design for placement of a plurality of latches, determining a set of timing paths, wherein each timing path includes a capture latch and at least one launch latch connected to a same local clock buffer controller through a local clock buffer OR circuit, calculating a slack value for each timing path, determining one or more candidate timing paths from the set of timing paths, wherein the one or more candidate timing paths have a slack value below a threshold slack value, calculating a score for each candidate timing path based on a count of a number of launch-capture latch pairs, adjusting an interconnect for a first candidate timing path based on the first candidate timing path having a highest score, and generating an updated netlist based on the adjusting the interconnect.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230907&amp;DB=EPODOC&amp;CC=US&amp;NR=2023281365A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230907&amp;DB=EPODOC&amp;CC=US&amp;NR=2023281365A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Kazda, Michael</creatorcontrib><creatorcontrib>Musante, Frank J</creatorcontrib><creatorcontrib>Carey, Sean Michael</creatorcontrib><creatorcontrib>Wood, Michael Hemsley</creatorcontrib><title>NETLIST DESIGN FOR POST SILICON LOCAL CLOCK CONTROLLER TIMING IMPROVEMENT</title><description>Aspects of the invention include determining a netlist for an integrated circuit design, wherein the netlist includes a design for placement of a plurality of latches, determining a set of timing paths, wherein each timing path includes a capture latch and at least one launch latch connected to a same local clock buffer controller through a local clock buffer OR circuit, calculating a slack value for each timing path, determining one or more candidate timing paths from the set of timing paths, wherein the one or more candidate timing paths have a slack value below a threshold slack value, calculating a score for each candidate timing path based on a count of a number of launch-capture latch pairs, adjusting an interconnect for a first candidate timing path based on the first candidate timing path having a highest score, and generating an updated netlist based on the adjusting the interconnect.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPD0cw3x8QwOUXBxDfZ091Nw8w9SCPAH8oM9fTyd_f0UfPydHX0UnIGUtwKQHxLk7-PjGqQQ4unr6eeu4OkbEOQf5urr6hfCw8CalphTnMoLpbkZlN1cQ5w9dFML8uNTiwsSk1PzUkviQ4ONDIyMjSwMjc1MHQ2NiVMFAAWXLlg</recordid><startdate>20230907</startdate><enddate>20230907</enddate><creator>Kazda, Michael</creator><creator>Musante, Frank J</creator><creator>Carey, Sean Michael</creator><creator>Wood, Michael Hemsley</creator><scope>EVB</scope></search><sort><creationdate>20230907</creationdate><title>NETLIST DESIGN FOR POST SILICON LOCAL CLOCK CONTROLLER TIMING IMPROVEMENT</title><author>Kazda, Michael ; Musante, Frank J ; Carey, Sean Michael ; Wood, Michael Hemsley</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023281365A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Kazda, Michael</creatorcontrib><creatorcontrib>Musante, Frank J</creatorcontrib><creatorcontrib>Carey, Sean Michael</creatorcontrib><creatorcontrib>Wood, Michael Hemsley</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Kazda, Michael</au><au>Musante, Frank J</au><au>Carey, Sean Michael</au><au>Wood, Michael Hemsley</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>NETLIST DESIGN FOR POST SILICON LOCAL CLOCK CONTROLLER TIMING IMPROVEMENT</title><date>2023-09-07</date><risdate>2023</risdate><abstract>Aspects of the invention include determining a netlist for an integrated circuit design, wherein the netlist includes a design for placement of a plurality of latches, determining a set of timing paths, wherein each timing path includes a capture latch and at least one launch latch connected to a same local clock buffer controller through a local clock buffer OR circuit, calculating a slack value for each timing path, determining one or more candidate timing paths from the set of timing paths, wherein the one or more candidate timing paths have a slack value below a threshold slack value, calculating a score for each candidate timing path based on a count of a number of launch-capture latch pairs, adjusting an interconnect for a first candidate timing path based on the first candidate timing path having a highest score, and generating an updated netlist based on the adjusting the interconnect.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2023281365A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title NETLIST DESIGN FOR POST SILICON LOCAL CLOCK CONTROLLER TIMING IMPROVEMENT
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-12T16%3A22%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Kazda,%20Michael&rft.date=2023-09-07&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023281365A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true