LATERAL MULTI-BIT MEMORY DEVICES AND METHODS OF MAKING THE SAME

The disclosed subject matter relates generally to structures, memory devices and methods of forming the same. More particularly, the present disclosure relates to resistive random-access (ReRAM) memory devices having two resistive layers and a conductive layer arranged between two electrodes. The pr...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: TAN, SHYUE SENG, TOH, ENG HUAT, LOY, DESMOND JIA JUN
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator TAN, SHYUE SENG
TOH, ENG HUAT
LOY, DESMOND JIA JUN
description The disclosed subject matter relates generally to structures, memory devices and methods of forming the same. More particularly, the present disclosure relates to resistive random-access (ReRAM) memory devices having two resistive layers and a conductive layer arranged between two electrodes. The present disclosure provides a memory device including a first electrode above an interlayer dielectric region, a second electrode above the interlayer dielectric region, the second electrode is laterally adjacent to the first electrode, a conductive layer between the first electrode and the second electrode, in which the conductive layer is electrically isolated, a first resistive layer between the first electrode and the conductive layer, and a second resistive layer between the second electrode and the conductive layer.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023255034A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023255034A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023255034A13</originalsourceid><addsrcrecordid>eNrjZLD3cQxxDXL0UfAN9Qnx1HXyDFHwdfX1D4pUcHEN83R2DVZw9HMBCoV4-LsEK_i7Kfg6env6uSuEeLgqBDv6uvIwsKYl5hSn8kJpbgZlN9cQZw_d1IL8-NTigsTk1LzUkvjQYCMDI2MjU1MDYxNHQ2PiVAEAAN0q4A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>LATERAL MULTI-BIT MEMORY DEVICES AND METHODS OF MAKING THE SAME</title><source>esp@cenet</source><creator>TAN, SHYUE SENG ; TOH, ENG HUAT ; LOY, DESMOND JIA JUN</creator><creatorcontrib>TAN, SHYUE SENG ; TOH, ENG HUAT ; LOY, DESMOND JIA JUN</creatorcontrib><description>The disclosed subject matter relates generally to structures, memory devices and methods of forming the same. More particularly, the present disclosure relates to resistive random-access (ReRAM) memory devices having two resistive layers and a conductive layer arranged between two electrodes. The present disclosure provides a memory device including a first electrode above an interlayer dielectric region, a second electrode above the interlayer dielectric region, the second electrode is laterally adjacent to the first electrode, a conductive layer between the first electrode and the second electrode, in which the conductive layer is electrically isolated, a first resistive layer between the first electrode and the conductive layer, and a second resistive layer between the second electrode and the conductive layer.</description><language>eng</language><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230810&amp;DB=EPODOC&amp;CC=US&amp;NR=2023255034A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230810&amp;DB=EPODOC&amp;CC=US&amp;NR=2023255034A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>TAN, SHYUE SENG</creatorcontrib><creatorcontrib>TOH, ENG HUAT</creatorcontrib><creatorcontrib>LOY, DESMOND JIA JUN</creatorcontrib><title>LATERAL MULTI-BIT MEMORY DEVICES AND METHODS OF MAKING THE SAME</title><description>The disclosed subject matter relates generally to structures, memory devices and methods of forming the same. More particularly, the present disclosure relates to resistive random-access (ReRAM) memory devices having two resistive layers and a conductive layer arranged between two electrodes. The present disclosure provides a memory device including a first electrode above an interlayer dielectric region, a second electrode above the interlayer dielectric region, the second electrode is laterally adjacent to the first electrode, a conductive layer between the first electrode and the second electrode, in which the conductive layer is electrically isolated, a first resistive layer between the first electrode and the conductive layer, and a second resistive layer between the second electrode and the conductive layer.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLD3cQxxDXL0UfAN9Qnx1HXyDFHwdfX1D4pUcHEN83R2DVZw9HMBCoV4-LsEK_i7Kfg6env6uSuEeLgqBDv6uvIwsKYl5hSn8kJpbgZlN9cQZw_d1IL8-NTigsTk1LzUkvjQYCMDI2MjU1MDYxNHQ2PiVAEAAN0q4A</recordid><startdate>20230810</startdate><enddate>20230810</enddate><creator>TAN, SHYUE SENG</creator><creator>TOH, ENG HUAT</creator><creator>LOY, DESMOND JIA JUN</creator><scope>EVB</scope></search><sort><creationdate>20230810</creationdate><title>LATERAL MULTI-BIT MEMORY DEVICES AND METHODS OF MAKING THE SAME</title><author>TAN, SHYUE SENG ; TOH, ENG HUAT ; LOY, DESMOND JIA JUN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023255034A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><toplevel>online_resources</toplevel><creatorcontrib>TAN, SHYUE SENG</creatorcontrib><creatorcontrib>TOH, ENG HUAT</creatorcontrib><creatorcontrib>LOY, DESMOND JIA JUN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>TAN, SHYUE SENG</au><au>TOH, ENG HUAT</au><au>LOY, DESMOND JIA JUN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>LATERAL MULTI-BIT MEMORY DEVICES AND METHODS OF MAKING THE SAME</title><date>2023-08-10</date><risdate>2023</risdate><abstract>The disclosed subject matter relates generally to structures, memory devices and methods of forming the same. More particularly, the present disclosure relates to resistive random-access (ReRAM) memory devices having two resistive layers and a conductive layer arranged between two electrodes. The present disclosure provides a memory device including a first electrode above an interlayer dielectric region, a second electrode above the interlayer dielectric region, the second electrode is laterally adjacent to the first electrode, a conductive layer between the first electrode and the second electrode, in which the conductive layer is electrically isolated, a first resistive layer between the first electrode and the conductive layer, and a second resistive layer between the second electrode and the conductive layer.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2023255034A1
source esp@cenet
title LATERAL MULTI-BIT MEMORY DEVICES AND METHODS OF MAKING THE SAME
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T07%3A12%3A29IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=TAN,%20SHYUE%20SENG&rft.date=2023-08-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023255034A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true