STATIC RANDOM ACCESS MEMORY USING VERTICAL TRANSPORT FIELD EFFECT TRANSISTORS

A memory device includes a first field effect transistor (FET) stack on a first bottom source/drain region, which includes a first vertical transport field effect transistor (VTFET) device between a second VTFET device and the first source/drain region, and a second FET stack on a second bottom sour...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Rahman, Ardasheir, Li, Tao, Young, Albert M, Kang, Tsung-Sheng
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Rahman, Ardasheir
Li, Tao
Young, Albert M
Kang, Tsung-Sheng
description A memory device includes a first field effect transistor (FET) stack on a first bottom source/drain region, which includes a first vertical transport field effect transistor (VTFET) device between a second VTFET device and the first source/drain region, and a second FET stack on a second bottom source/drain region, which includes a third VTFET device between a fourth VTFET device and the bottom source/drain region. The memory device includes a third FET stack on a third bottom source/drain region, which includes a fifth VTFET between a sixth VTFET and the third source/drain region, which is laterally adjacent to the first and second source/drain regions. The memory device includes a first electrical connection interconnecting a gate structure of the third VTFET with a gate structure of the fifth VTFET, and a second electrical connection interconnecting a gate structure of the second VTFET with a gate structure of the sixth VTFET.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023217639A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023217639A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023217639A13</originalsourceid><addsrcrecordid>eNrjZPANDnEM8XRWCHL0c_H3VXB0dnYNDlbwdfX1D4pUCA329HNXCHMNAqpw9FEIASoKDvAPClFw83T1cVFwdXNzdQ6BCHsGh_gHBfMwsKYl5hSn8kJpbgZlN9cQZw_d1IL8-NTigsTk1LzUkvjQYCMDI2MjQ3MzY0tHQ2PiVAEAyZIvjA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>STATIC RANDOM ACCESS MEMORY USING VERTICAL TRANSPORT FIELD EFFECT TRANSISTORS</title><source>esp@cenet</source><creator>Rahman, Ardasheir ; Li, Tao ; Young, Albert M ; Kang, Tsung-Sheng</creator><creatorcontrib>Rahman, Ardasheir ; Li, Tao ; Young, Albert M ; Kang, Tsung-Sheng</creatorcontrib><description>A memory device includes a first field effect transistor (FET) stack on a first bottom source/drain region, which includes a first vertical transport field effect transistor (VTFET) device between a second VTFET device and the first source/drain region, and a second FET stack on a second bottom source/drain region, which includes a third VTFET device between a fourth VTFET device and the bottom source/drain region. The memory device includes a third FET stack on a third bottom source/drain region, which includes a fifth VTFET between a sixth VTFET and the third source/drain region, which is laterally adjacent to the first and second source/drain regions. The memory device includes a first electrical connection interconnecting a gate structure of the third VTFET with a gate structure of the fifth VTFET, and a second electrical connection interconnecting a gate structure of the second VTFET with a gate structure of the sixth VTFET.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230706&amp;DB=EPODOC&amp;CC=US&amp;NR=2023217639A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230706&amp;DB=EPODOC&amp;CC=US&amp;NR=2023217639A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Rahman, Ardasheir</creatorcontrib><creatorcontrib>Li, Tao</creatorcontrib><creatorcontrib>Young, Albert M</creatorcontrib><creatorcontrib>Kang, Tsung-Sheng</creatorcontrib><title>STATIC RANDOM ACCESS MEMORY USING VERTICAL TRANSPORT FIELD EFFECT TRANSISTORS</title><description>A memory device includes a first field effect transistor (FET) stack on a first bottom source/drain region, which includes a first vertical transport field effect transistor (VTFET) device between a second VTFET device and the first source/drain region, and a second FET stack on a second bottom source/drain region, which includes a third VTFET device between a fourth VTFET device and the bottom source/drain region. The memory device includes a third FET stack on a third bottom source/drain region, which includes a fifth VTFET between a sixth VTFET and the third source/drain region, which is laterally adjacent to the first and second source/drain regions. The memory device includes a first electrical connection interconnecting a gate structure of the third VTFET with a gate structure of the fifth VTFET, and a second electrical connection interconnecting a gate structure of the second VTFET with a gate structure of the sixth VTFET.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZPANDnEM8XRWCHL0c_H3VXB0dnYNDlbwdfX1D4pUCA329HNXCHMNAqpw9FEIASoKDvAPClFw83T1cVFwdXNzdQ6BCHsGh_gHBfMwsKYl5hSn8kJpbgZlN9cQZw_d1IL8-NTigsTk1LzUkvjQYCMDI2MjQ3MzY0tHQ2PiVAEAyZIvjA</recordid><startdate>20230706</startdate><enddate>20230706</enddate><creator>Rahman, Ardasheir</creator><creator>Li, Tao</creator><creator>Young, Albert M</creator><creator>Kang, Tsung-Sheng</creator><scope>EVB</scope></search><sort><creationdate>20230706</creationdate><title>STATIC RANDOM ACCESS MEMORY USING VERTICAL TRANSPORT FIELD EFFECT TRANSISTORS</title><author>Rahman, Ardasheir ; Li, Tao ; Young, Albert M ; Kang, Tsung-Sheng</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023217639A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Rahman, Ardasheir</creatorcontrib><creatorcontrib>Li, Tao</creatorcontrib><creatorcontrib>Young, Albert M</creatorcontrib><creatorcontrib>Kang, Tsung-Sheng</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Rahman, Ardasheir</au><au>Li, Tao</au><au>Young, Albert M</au><au>Kang, Tsung-Sheng</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>STATIC RANDOM ACCESS MEMORY USING VERTICAL TRANSPORT FIELD EFFECT TRANSISTORS</title><date>2023-07-06</date><risdate>2023</risdate><abstract>A memory device includes a first field effect transistor (FET) stack on a first bottom source/drain region, which includes a first vertical transport field effect transistor (VTFET) device between a second VTFET device and the first source/drain region, and a second FET stack on a second bottom source/drain region, which includes a third VTFET device between a fourth VTFET device and the bottom source/drain region. The memory device includes a third FET stack on a third bottom source/drain region, which includes a fifth VTFET between a sixth VTFET and the third source/drain region, which is laterally adjacent to the first and second source/drain regions. The memory device includes a first electrical connection interconnecting a gate structure of the third VTFET with a gate structure of the fifth VTFET, and a second electrical connection interconnecting a gate structure of the second VTFET with a gate structure of the sixth VTFET.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2023217639A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title STATIC RANDOM ACCESS MEMORY USING VERTICAL TRANSPORT FIELD EFFECT TRANSISTORS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-18T23%3A10%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Rahman,%20Ardasheir&rft.date=2023-07-06&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023217639A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true