HARDWARE ACCELERATED ANOMALY DETECTION IN A SYSTEM ON A CHIP

In various examples, a VPU and associated components may be optimized to improve VPU performance and throughput. For example, the VPU may include a min/max collector, automatic store predication functionality, a SIMD data path organization that allows for inter-lane sharing, a transposed load/store...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Itani, Ahmed, Sankaran, Jagadeesh, Shih, Yen-Te, Hung, Ching-Yu, Singh, Ravi P
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Itani, Ahmed
Sankaran, Jagadeesh
Shih, Yen-Te
Hung, Ching-Yu
Singh, Ravi P
description In various examples, a VPU and associated components may be optimized to improve VPU performance and throughput. For example, the VPU may include a min/max collector, automatic store predication functionality, a SIMD data path organization that allows for inter-lane sharing, a transposed load/store with stride parameter functionality, a load with permute and zero insertion functionality, hardware, logic, and memory layout functionality to allow for two point and two by two point lookups, and per memory bank load caching capabilities. In addition, decoupled accelerators may be used to offload VPU processing tasks to increase throughput and performance, and a hardware sequencer may be included in a DMA system to reduce programming complexity of the VPU and the DMA system. The DMA and VPU may execute a VPU configuration mode that allows the VPU and DMA to operate without a processing controller for performing dynamic region based data movement operations.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023153266A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023153266A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023153266A13</originalsourceid><addsrcrecordid>eNrjZLDxcAxyCXcMclVwdHZ29XENcgxxdVFw9PP3dfSJVHBxDXF1DvH091Pw9FNwVAiODA5x9VXwB7GdPTwDeBhY0xJzilN5oTQ3g7Kba4izh25qQX58anFBYnJqXmpJfGiwkYGRsaGpsZGZmaOhMXGqAHY5Kf0</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>HARDWARE ACCELERATED ANOMALY DETECTION IN A SYSTEM ON A CHIP</title><source>esp@cenet</source><creator>Itani, Ahmed ; Sankaran, Jagadeesh ; Shih, Yen-Te ; Hung, Ching-Yu ; Singh, Ravi P</creator><creatorcontrib>Itani, Ahmed ; Sankaran, Jagadeesh ; Shih, Yen-Te ; Hung, Ching-Yu ; Singh, Ravi P</creatorcontrib><description>In various examples, a VPU and associated components may be optimized to improve VPU performance and throughput. For example, the VPU may include a min/max collector, automatic store predication functionality, a SIMD data path organization that allows for inter-lane sharing, a transposed load/store with stride parameter functionality, a load with permute and zero insertion functionality, hardware, logic, and memory layout functionality to allow for two point and two by two point lookups, and per memory bank load caching capabilities. In addition, decoupled accelerators may be used to offload VPU processing tasks to increase throughput and performance, and a hardware sequencer may be included in a DMA system to reduce programming complexity of the VPU and the DMA system. The DMA and VPU may execute a VPU configuration mode that allows the VPU and DMA to operate without a processing controller for performing dynamic region based data movement operations.</description><language>eng</language><subject>CALCULATING ; COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230518&amp;DB=EPODOC&amp;CC=US&amp;NR=2023153266A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230518&amp;DB=EPODOC&amp;CC=US&amp;NR=2023153266A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Itani, Ahmed</creatorcontrib><creatorcontrib>Sankaran, Jagadeesh</creatorcontrib><creatorcontrib>Shih, Yen-Te</creatorcontrib><creatorcontrib>Hung, Ching-Yu</creatorcontrib><creatorcontrib>Singh, Ravi P</creatorcontrib><title>HARDWARE ACCELERATED ANOMALY DETECTION IN A SYSTEM ON A CHIP</title><description>In various examples, a VPU and associated components may be optimized to improve VPU performance and throughput. For example, the VPU may include a min/max collector, automatic store predication functionality, a SIMD data path organization that allows for inter-lane sharing, a transposed load/store with stride parameter functionality, a load with permute and zero insertion functionality, hardware, logic, and memory layout functionality to allow for two point and two by two point lookups, and per memory bank load caching capabilities. In addition, decoupled accelerators may be used to offload VPU processing tasks to increase throughput and performance, and a hardware sequencer may be included in a DMA system to reduce programming complexity of the VPU and the DMA system. The DMA and VPU may execute a VPU configuration mode that allows the VPU and DMA to operate without a processing controller for performing dynamic region based data movement operations.</description><subject>CALCULATING</subject><subject>COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLDxcAxyCXcMclVwdHZ29XENcgxxdVFw9PP3dfSJVHBxDXF1DvH091Pw9FNwVAiODA5x9VXwB7GdPTwDeBhY0xJzilN5oTQ3g7Kba4izh25qQX58anFBYnJqXmpJfGiwkYGRsaGpsZGZmaOhMXGqAHY5Kf0</recordid><startdate>20230518</startdate><enddate>20230518</enddate><creator>Itani, Ahmed</creator><creator>Sankaran, Jagadeesh</creator><creator>Shih, Yen-Te</creator><creator>Hung, Ching-Yu</creator><creator>Singh, Ravi P</creator><scope>EVB</scope></search><sort><creationdate>20230518</creationdate><title>HARDWARE ACCELERATED ANOMALY DETECTION IN A SYSTEM ON A CHIP</title><author>Itani, Ahmed ; Sankaran, Jagadeesh ; Shih, Yen-Te ; Hung, Ching-Yu ; Singh, Ravi P</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023153266A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>CALCULATING</topic><topic>COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Itani, Ahmed</creatorcontrib><creatorcontrib>Sankaran, Jagadeesh</creatorcontrib><creatorcontrib>Shih, Yen-Te</creatorcontrib><creatorcontrib>Hung, Ching-Yu</creatorcontrib><creatorcontrib>Singh, Ravi P</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Itani, Ahmed</au><au>Sankaran, Jagadeesh</au><au>Shih, Yen-Te</au><au>Hung, Ching-Yu</au><au>Singh, Ravi P</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>HARDWARE ACCELERATED ANOMALY DETECTION IN A SYSTEM ON A CHIP</title><date>2023-05-18</date><risdate>2023</risdate><abstract>In various examples, a VPU and associated components may be optimized to improve VPU performance and throughput. For example, the VPU may include a min/max collector, automatic store predication functionality, a SIMD data path organization that allows for inter-lane sharing, a transposed load/store with stride parameter functionality, a load with permute and zero insertion functionality, hardware, logic, and memory layout functionality to allow for two point and two by two point lookups, and per memory bank load caching capabilities. In addition, decoupled accelerators may be used to offload VPU processing tasks to increase throughput and performance, and a hardware sequencer may be included in a DMA system to reduce programming complexity of the VPU and the DMA system. The DMA and VPU may execute a VPU configuration mode that allows the VPU and DMA to operate without a processing controller for performing dynamic region based data movement operations.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2023153266A1
source esp@cenet
subjects CALCULATING
COMPUTER SYSTEMS BASED ON SPECIFIC COMPUTATIONAL MODELS
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title HARDWARE ACCELERATED ANOMALY DETECTION IN A SYSTEM ON A CHIP
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-25T14%3A00%3A17IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Itani,%20Ahmed&rft.date=2023-05-18&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023153266A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true