SYSTEM AND METHOD OF REPLICATING AND CANCELLING CHOPPING FOLDING ERROR IN DELTA-SIGMA MODULATORS

A system and method of replicating and cancelling chopping folding error in delta-sigma modulators. The modulator may include a loop filter coupled to a quantizer providing a digital signal, chopper circuitry that chops analog signals of the loop filter at a chopping frequency, and chopping folding...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Cenci, Pierluigi, Ganzerli, Marcello, Breems, Lucien Johannes, Zhang, Chenming
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Cenci, Pierluigi
Ganzerli, Marcello
Breems, Lucien Johannes
Zhang, Chenming
description A system and method of replicating and cancelling chopping folding error in delta-sigma modulators. The modulator may include a loop filter coupled to a quantizer providing a digital signal, chopper circuitry that chops analog signals of the loop filter at a chopping frequency, and chopping folding error cancellation circuitry that replicates and cancels a chopping folding error of the chopper circuitry to provide a corrected digital signal. A digital chopper or multiplier chops the digital signal to provide a chopped digital signal, and the chopped digital signal is either amplified or multiplied by a gain value or digitally filtered to replicate the chopping folding error, which is then subtracted from the digital signal for correction. The timing and duty cycle of the chopping frequency may be adjusted. Timing and duty cycle adjustment may be calibrated along with the filtering.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023102232A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023102232A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023102232A13</originalsourceid><addsrcrecordid>eNqNikEKwjAQRbtxIeodBlwX2vQEQzJtAkkmJOnCVS0SV6KFen-k4gFcvf_4b19d0yVlcoBegaOsWQH3EClYIzEbP3wfiV6StZtKzSFso2erNlKMHMF4UGQz1skMDsGxGi1mjulY7e7zYy2nHw_VuacsdV2W11TWZb6VZ3lPYxKN6NpGiE5g2_1XfQApejQO</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SYSTEM AND METHOD OF REPLICATING AND CANCELLING CHOPPING FOLDING ERROR IN DELTA-SIGMA MODULATORS</title><source>esp@cenet</source><creator>Cenci, Pierluigi ; Ganzerli, Marcello ; Breems, Lucien Johannes ; Zhang, Chenming</creator><creatorcontrib>Cenci, Pierluigi ; Ganzerli, Marcello ; Breems, Lucien Johannes ; Zhang, Chenming</creatorcontrib><description>A system and method of replicating and cancelling chopping folding error in delta-sigma modulators. The modulator may include a loop filter coupled to a quantizer providing a digital signal, chopper circuitry that chops analog signals of the loop filter at a chopping frequency, and chopping folding error cancellation circuitry that replicates and cancels a chopping folding error of the chopper circuitry to provide a corrected digital signal. A digital chopper or multiplier chops the digital signal to provide a chopped digital signal, and the chopped digital signal is either amplified or multiplied by a gain value or digitally filtered to replicate the chopping folding error, which is then subtracted from the digital signal for correction. The timing and duty cycle of the chopping frequency may be adjusted. Timing and duty cycle adjustment may be calibrated along with the filtering.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; CODE CONVERSION IN GENERAL ; CODING ; DECODING ; ELECTRICITY</subject><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230330&amp;DB=EPODOC&amp;CC=US&amp;NR=2023102232A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76419</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230330&amp;DB=EPODOC&amp;CC=US&amp;NR=2023102232A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Cenci, Pierluigi</creatorcontrib><creatorcontrib>Ganzerli, Marcello</creatorcontrib><creatorcontrib>Breems, Lucien Johannes</creatorcontrib><creatorcontrib>Zhang, Chenming</creatorcontrib><title>SYSTEM AND METHOD OF REPLICATING AND CANCELLING CHOPPING FOLDING ERROR IN DELTA-SIGMA MODULATORS</title><description>A system and method of replicating and cancelling chopping folding error in delta-sigma modulators. The modulator may include a loop filter coupled to a quantizer providing a digital signal, chopper circuitry that chops analog signals of the loop filter at a chopping frequency, and chopping folding error cancellation circuitry that replicates and cancels a chopping folding error of the chopper circuitry to provide a corrected digital signal. A digital chopper or multiplier chops the digital signal to provide a chopped digital signal, and the chopped digital signal is either amplified or multiplied by a gain value or digitally filtered to replicate the chopping folding error, which is then subtracted from the digital signal for correction. The timing and duty cycle of the chopping frequency may be adjusted. Timing and duty cycle adjustment may be calibrated along with the filtering.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>DECODING</subject><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNikEKwjAQRbtxIeodBlwX2vQEQzJtAkkmJOnCVS0SV6KFen-k4gFcvf_4b19d0yVlcoBegaOsWQH3EClYIzEbP3wfiV6StZtKzSFso2erNlKMHMF4UGQz1skMDsGxGi1mjulY7e7zYy2nHw_VuacsdV2W11TWZb6VZ3lPYxKN6NpGiE5g2_1XfQApejQO</recordid><startdate>20230330</startdate><enddate>20230330</enddate><creator>Cenci, Pierluigi</creator><creator>Ganzerli, Marcello</creator><creator>Breems, Lucien Johannes</creator><creator>Zhang, Chenming</creator><scope>EVB</scope></search><sort><creationdate>20230330</creationdate><title>SYSTEM AND METHOD OF REPLICATING AND CANCELLING CHOPPING FOLDING ERROR IN DELTA-SIGMA MODULATORS</title><author>Cenci, Pierluigi ; Ganzerli, Marcello ; Breems, Lucien Johannes ; Zhang, Chenming</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023102232A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>DECODING</topic><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>Cenci, Pierluigi</creatorcontrib><creatorcontrib>Ganzerli, Marcello</creatorcontrib><creatorcontrib>Breems, Lucien Johannes</creatorcontrib><creatorcontrib>Zhang, Chenming</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Cenci, Pierluigi</au><au>Ganzerli, Marcello</au><au>Breems, Lucien Johannes</au><au>Zhang, Chenming</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SYSTEM AND METHOD OF REPLICATING AND CANCELLING CHOPPING FOLDING ERROR IN DELTA-SIGMA MODULATORS</title><date>2023-03-30</date><risdate>2023</risdate><abstract>A system and method of replicating and cancelling chopping folding error in delta-sigma modulators. The modulator may include a loop filter coupled to a quantizer providing a digital signal, chopper circuitry that chops analog signals of the loop filter at a chopping frequency, and chopping folding error cancellation circuitry that replicates and cancels a chopping folding error of the chopper circuitry to provide a corrected digital signal. A digital chopper or multiplier chops the digital signal to provide a chopped digital signal, and the chopped digital signal is either amplified or multiplied by a gain value or digitally filtered to replicate the chopping folding error, which is then subtracted from the digital signal for correction. The timing and duty cycle of the chopping frequency may be adjusted. Timing and duty cycle adjustment may be calibrated along with the filtering.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2023102232A1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
CODE CONVERSION IN GENERAL
CODING
DECODING
ELECTRICITY
title SYSTEM AND METHOD OF REPLICATING AND CANCELLING CHOPPING FOLDING ERROR IN DELTA-SIGMA MODULATORS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T03%3A37%3A07IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Cenci,%20Pierluigi&rft.date=2023-03-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023102232A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true