SEMICONDUCTOR STRUCTURE AND METHOD OF FORMING THE SAME

A method includes forming a plurality of memory cells, which includes a plurality of first conductive lines over a substrate, charge-trapping layers coupled to the conductive lines, channel layers arranged adjacent to the charge-trapping layers, and a plurality of first filling regions arranged betw...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: JIANG, YU-WEI, SUN, HUNGANG, YANG, FENGNG, YANG, TSUCHING, LIN, CHUNG-TE, LAI, SHENGIH, CHIANG, KUOANG
Format: Patent
Sprache:eng
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator JIANG, YU-WEI
SUN, HUNGANG
YANG, FENGNG
YANG, TSUCHING
LIN, CHUNG-TE
LAI, SHENGIH
CHIANG, KUOANG
description A method includes forming a plurality of memory cells, which includes a plurality of first conductive lines over a substrate, charge-trapping layers coupled to the conductive lines, channel layers arranged adjacent to the charge-trapping layers, and a plurality of first filling regions arranged between the channel layers; etching the first filling regions to form first trenches; depositing a liner over upper surfaces of the charge-trapping layers and the channel layers and sidewalls of the first trenches; forming second filling regions in the first trenches; patterning the second filling regions to form second trenches; depositing a partition region in each of the second trenches; and removing the liner to expose the charge-trapping layers and the channel layers.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2023066393A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2023066393A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2023066393A13</originalsourceid><addsrcrecordid>eNrjZDALdvX1dPb3cwl1DvEPUggOCQIyQoNcFRz9XBR8XUM8_F0U_N0U3PyDfD393BVCPFwVgh19XXkYWNMSc4pTeaE0N4Oym2uIs4duakF-fGpxQWJyal5qSXxosJGBkbGBmZmxpbGjoTFxqgDC2Sjn</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SEMICONDUCTOR STRUCTURE AND METHOD OF FORMING THE SAME</title><source>esp@cenet</source><creator>JIANG, YU-WEI ; SUN, HUNGANG ; YANG, FENGNG ; YANG, TSUCHING ; LIN, CHUNG-TE ; LAI, SHENGIH ; CHIANG, KUOANG</creator><creatorcontrib>JIANG, YU-WEI ; SUN, HUNGANG ; YANG, FENGNG ; YANG, TSUCHING ; LIN, CHUNG-TE ; LAI, SHENGIH ; CHIANG, KUOANG</creatorcontrib><description>A method includes forming a plurality of memory cells, which includes a plurality of first conductive lines over a substrate, charge-trapping layers coupled to the conductive lines, channel layers arranged adjacent to the charge-trapping layers, and a plurality of first filling regions arranged between the channel layers; etching the first filling regions to form first trenches; depositing a liner over upper surfaces of the charge-trapping layers and the channel layers and sidewalls of the first trenches; forming second filling regions in the first trenches; patterning the second filling regions to form second trenches; depositing a partition region in each of the second trenches; and removing the liner to expose the charge-trapping layers and the channel layers.</description><language>eng</language><creationdate>2023</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230302&amp;DB=EPODOC&amp;CC=US&amp;NR=2023066393A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20230302&amp;DB=EPODOC&amp;CC=US&amp;NR=2023066393A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>JIANG, YU-WEI</creatorcontrib><creatorcontrib>SUN, HUNGANG</creatorcontrib><creatorcontrib>YANG, FENGNG</creatorcontrib><creatorcontrib>YANG, TSUCHING</creatorcontrib><creatorcontrib>LIN, CHUNG-TE</creatorcontrib><creatorcontrib>LAI, SHENGIH</creatorcontrib><creatorcontrib>CHIANG, KUOANG</creatorcontrib><title>SEMICONDUCTOR STRUCTURE AND METHOD OF FORMING THE SAME</title><description>A method includes forming a plurality of memory cells, which includes a plurality of first conductive lines over a substrate, charge-trapping layers coupled to the conductive lines, channel layers arranged adjacent to the charge-trapping layers, and a plurality of first filling regions arranged between the channel layers; etching the first filling regions to form first trenches; depositing a liner over upper surfaces of the charge-trapping layers and the channel layers and sidewalls of the first trenches; forming second filling regions in the first trenches; patterning the second filling regions to form second trenches; depositing a partition region in each of the second trenches; and removing the liner to expose the charge-trapping layers and the channel layers.</description><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2023</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDALdvX1dPb3cwl1DvEPUggOCQIyQoNcFRz9XBR8XUM8_F0U_N0U3PyDfD393BVCPFwVgh19XXkYWNMSc4pTeaE0N4Oym2uIs4duakF-fGpxQWJyal5qSXxosJGBkbGBmZmxpbGjoTFxqgDC2Sjn</recordid><startdate>20230302</startdate><enddate>20230302</enddate><creator>JIANG, YU-WEI</creator><creator>SUN, HUNGANG</creator><creator>YANG, FENGNG</creator><creator>YANG, TSUCHING</creator><creator>LIN, CHUNG-TE</creator><creator>LAI, SHENGIH</creator><creator>CHIANG, KUOANG</creator><scope>EVB</scope></search><sort><creationdate>20230302</creationdate><title>SEMICONDUCTOR STRUCTURE AND METHOD OF FORMING THE SAME</title><author>JIANG, YU-WEI ; SUN, HUNGANG ; YANG, FENGNG ; YANG, TSUCHING ; LIN, CHUNG-TE ; LAI, SHENGIH ; CHIANG, KUOANG</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2023066393A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2023</creationdate><toplevel>online_resources</toplevel><creatorcontrib>JIANG, YU-WEI</creatorcontrib><creatorcontrib>SUN, HUNGANG</creatorcontrib><creatorcontrib>YANG, FENGNG</creatorcontrib><creatorcontrib>YANG, TSUCHING</creatorcontrib><creatorcontrib>LIN, CHUNG-TE</creatorcontrib><creatorcontrib>LAI, SHENGIH</creatorcontrib><creatorcontrib>CHIANG, KUOANG</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>JIANG, YU-WEI</au><au>SUN, HUNGANG</au><au>YANG, FENGNG</au><au>YANG, TSUCHING</au><au>LIN, CHUNG-TE</au><au>LAI, SHENGIH</au><au>CHIANG, KUOANG</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SEMICONDUCTOR STRUCTURE AND METHOD OF FORMING THE SAME</title><date>2023-03-02</date><risdate>2023</risdate><abstract>A method includes forming a plurality of memory cells, which includes a plurality of first conductive lines over a substrate, charge-trapping layers coupled to the conductive lines, channel layers arranged adjacent to the charge-trapping layers, and a plurality of first filling regions arranged between the channel layers; etching the first filling regions to form first trenches; depositing a liner over upper surfaces of the charge-trapping layers and the channel layers and sidewalls of the first trenches; forming second filling regions in the first trenches; patterning the second filling regions to form second trenches; depositing a partition region in each of the second trenches; and removing the liner to expose the charge-trapping layers and the channel layers.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2023066393A1
source esp@cenet
title SEMICONDUCTOR STRUCTURE AND METHOD OF FORMING THE SAME
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-21T02%3A10%3A04IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=JIANG,%20YU-WEI&rft.date=2023-03-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2023066393A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true