METHOD AND RELATED APPARATUS FOR REDUCING GATE-INDUCED DRAIN LEAKAGE IN SEMICONDUCTOR DEVICES

In some embodiments, a semiconductor device is provided. The semiconductor device includes a pair of source/drain regions disposed in a semiconductor substrate, where the source/drain regions are laterally spaced. A gate electrode is disposed over the semiconductor substrate between the source/drain...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Tuan, Hsiao-Chin, Thei, Kong-Beng, Chou, Chien-Chih, Chen, Yi-Huan, Kalnitsky, Alexander
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Tuan, Hsiao-Chin
Thei, Kong-Beng
Chou, Chien-Chih
Chen, Yi-Huan
Kalnitsky, Alexander
description In some embodiments, a semiconductor device is provided. The semiconductor device includes a pair of source/drain regions disposed in a semiconductor substrate, where the source/drain regions are laterally spaced. A gate electrode is disposed over the semiconductor substrate between the source/drain regions. Sidewall spacers are disposed over the semiconductor substrate on opposite sides of the gate electrode. A silicide blocking structure is disposed over the sidewalls spacers, where respective sides of the source/drain regions facing the gate electrode are spaced apart from outer sides of the sidewall spacers and are substantially aligned with outer sidewalls of the silicide blocking structure.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2022271146A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2022271146A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2022271146A13</originalsourceid><addsrcrecordid>eNqNi7sKwjAUhrM4iPoOAeeCiaLzITlNg21ScnGTUiROooX6_ngEH8Dp__7bkl07TI3XHJzmAVtISNz3ECDlyGsfKNVZWWe4obKyjhxtdADreItwBoOcMGJnlf-2iU4aL1ZhXLPFfXzMZfPTFdvWmFRTlek1lHkab-VZ3kOOcielPAlxOILY_7f6AHwBMyc</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHOD AND RELATED APPARATUS FOR REDUCING GATE-INDUCED DRAIN LEAKAGE IN SEMICONDUCTOR DEVICES</title><source>esp@cenet</source><creator>Tuan, Hsiao-Chin ; Thei, Kong-Beng ; Chou, Chien-Chih ; Chen, Yi-Huan ; Kalnitsky, Alexander</creator><creatorcontrib>Tuan, Hsiao-Chin ; Thei, Kong-Beng ; Chou, Chien-Chih ; Chen, Yi-Huan ; Kalnitsky, Alexander</creatorcontrib><description>In some embodiments, a semiconductor device is provided. The semiconductor device includes a pair of source/drain regions disposed in a semiconductor substrate, where the source/drain regions are laterally spaced. A gate electrode is disposed over the semiconductor substrate between the source/drain regions. Sidewall spacers are disposed over the semiconductor substrate on opposite sides of the gate electrode. A silicide blocking structure is disposed over the sidewalls spacers, where respective sides of the source/drain regions facing the gate electrode are spaced apart from outer sides of the sidewall spacers and are substantially aligned with outer sidewalls of the silicide blocking structure.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2022</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220825&amp;DB=EPODOC&amp;CC=US&amp;NR=2022271146A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20220825&amp;DB=EPODOC&amp;CC=US&amp;NR=2022271146A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Tuan, Hsiao-Chin</creatorcontrib><creatorcontrib>Thei, Kong-Beng</creatorcontrib><creatorcontrib>Chou, Chien-Chih</creatorcontrib><creatorcontrib>Chen, Yi-Huan</creatorcontrib><creatorcontrib>Kalnitsky, Alexander</creatorcontrib><title>METHOD AND RELATED APPARATUS FOR REDUCING GATE-INDUCED DRAIN LEAKAGE IN SEMICONDUCTOR DEVICES</title><description>In some embodiments, a semiconductor device is provided. The semiconductor device includes a pair of source/drain regions disposed in a semiconductor substrate, where the source/drain regions are laterally spaced. A gate electrode is disposed over the semiconductor substrate between the source/drain regions. Sidewall spacers are disposed over the semiconductor substrate on opposite sides of the gate electrode. A silicide blocking structure is disposed over the sidewalls spacers, where respective sides of the source/drain regions facing the gate electrode are spaced apart from outer sides of the sidewall spacers and are substantially aligned with outer sidewalls of the silicide blocking structure.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2022</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNi7sKwjAUhrM4iPoOAeeCiaLzITlNg21ScnGTUiROooX6_ngEH8Dp__7bkl07TI3XHJzmAVtISNz3ECDlyGsfKNVZWWe4obKyjhxtdADreItwBoOcMGJnlf-2iU4aL1ZhXLPFfXzMZfPTFdvWmFRTlek1lHkab-VZ3kOOcielPAlxOILY_7f6AHwBMyc</recordid><startdate>20220825</startdate><enddate>20220825</enddate><creator>Tuan, Hsiao-Chin</creator><creator>Thei, Kong-Beng</creator><creator>Chou, Chien-Chih</creator><creator>Chen, Yi-Huan</creator><creator>Kalnitsky, Alexander</creator><scope>EVB</scope></search><sort><creationdate>20220825</creationdate><title>METHOD AND RELATED APPARATUS FOR REDUCING GATE-INDUCED DRAIN LEAKAGE IN SEMICONDUCTOR DEVICES</title><author>Tuan, Hsiao-Chin ; Thei, Kong-Beng ; Chou, Chien-Chih ; Chen, Yi-Huan ; Kalnitsky, Alexander</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2022271146A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2022</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Tuan, Hsiao-Chin</creatorcontrib><creatorcontrib>Thei, Kong-Beng</creatorcontrib><creatorcontrib>Chou, Chien-Chih</creatorcontrib><creatorcontrib>Chen, Yi-Huan</creatorcontrib><creatorcontrib>Kalnitsky, Alexander</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Tuan, Hsiao-Chin</au><au>Thei, Kong-Beng</au><au>Chou, Chien-Chih</au><au>Chen, Yi-Huan</au><au>Kalnitsky, Alexander</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHOD AND RELATED APPARATUS FOR REDUCING GATE-INDUCED DRAIN LEAKAGE IN SEMICONDUCTOR DEVICES</title><date>2022-08-25</date><risdate>2022</risdate><abstract>In some embodiments, a semiconductor device is provided. The semiconductor device includes a pair of source/drain regions disposed in a semiconductor substrate, where the source/drain regions are laterally spaced. A gate electrode is disposed over the semiconductor substrate between the source/drain regions. Sidewall spacers are disposed over the semiconductor substrate on opposite sides of the gate electrode. A silicide blocking structure is disposed over the sidewalls spacers, where respective sides of the source/drain regions facing the gate electrode are spaced apart from outer sides of the sidewall spacers and are substantially aligned with outer sidewalls of the silicide blocking structure.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2022271146A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title METHOD AND RELATED APPARATUS FOR REDUCING GATE-INDUCED DRAIN LEAKAGE IN SEMICONDUCTOR DEVICES
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-02T06%3A22%3A09IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Tuan,%20Hsiao-Chin&rft.date=2022-08-25&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2022271146A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true