INTEGRATED CIRCUIT INCLUDING INTEGRATED STANDARD CELL STRUCTURE

An integrated circuit including a first active region and a second active region extending in a first direction and spaced apart from each other in a second direction intersecting the first direction; a power rail and a ground rail extending in the first direction and spaced apart from the first and...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KIM, Ga Room, JUNG, Hak Chul, YOU, Hyeon Gyu, YANG, Gi Young, LIM, Jin Young, KIM, In Gyum
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KIM, Ga Room
JUNG, Hak Chul
YOU, Hyeon Gyu
YANG, Gi Young
LIM, Jin Young
KIM, In Gyum
description An integrated circuit including a first active region and a second active region extending in a first direction and spaced apart from each other in a second direction intersecting the first direction; a power rail and a ground rail extending in the first direction and spaced apart from the first and second active regions and each other in the second direction; source/drain contacts extending in the second direction on at least a portion of the first or second active region, gate structures extending in the second direction and on at least a portion of the first and second active regions, a power rail configured to supply power through source/drain contact vias, and a ground rail configured to supply a ground voltage through source/drain contact vias.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2021193683A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2021193683A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2021193683A13</originalsourceid><addsrcrecordid>eNrjZLD39AtxdQ9yDHF1UXD2DHIO9QxR8PRz9gl18fRzV0CSDA5x9HNxDAKqcvXxAfKCQp1DQoNceRhY0xJzilN5oTQ3g7Kba4izh25qQX58anFBYnJqXmpJfGiwkYGRoaGlsZmFsaOhMXGqAE3KK6A</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>INTEGRATED CIRCUIT INCLUDING INTEGRATED STANDARD CELL STRUCTURE</title><source>esp@cenet</source><creator>KIM, Ga Room ; JUNG, Hak Chul ; YOU, Hyeon Gyu ; YANG, Gi Young ; LIM, Jin Young ; KIM, In Gyum</creator><creatorcontrib>KIM, Ga Room ; JUNG, Hak Chul ; YOU, Hyeon Gyu ; YANG, Gi Young ; LIM, Jin Young ; KIM, In Gyum</creatorcontrib><description>An integrated circuit including a first active region and a second active region extending in a first direction and spaced apart from each other in a second direction intersecting the first direction; a power rail and a ground rail extending in the first direction and spaced apart from the first and second active regions and each other in the second direction; source/drain contacts extending in the second direction on at least a portion of the first or second active region, gate structures extending in the second direction and on at least a portion of the first and second active regions, a power rail configured to supply power through source/drain contact vias, and a ground rail configured to supply a ground voltage through source/drain contact vias.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; SEMICONDUCTOR DEVICES ; STATIC STORES</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210624&amp;DB=EPODOC&amp;CC=US&amp;NR=2021193683A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76293</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20210624&amp;DB=EPODOC&amp;CC=US&amp;NR=2021193683A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KIM, Ga Room</creatorcontrib><creatorcontrib>JUNG, Hak Chul</creatorcontrib><creatorcontrib>YOU, Hyeon Gyu</creatorcontrib><creatorcontrib>YANG, Gi Young</creatorcontrib><creatorcontrib>LIM, Jin Young</creatorcontrib><creatorcontrib>KIM, In Gyum</creatorcontrib><title>INTEGRATED CIRCUIT INCLUDING INTEGRATED STANDARD CELL STRUCTURE</title><description>An integrated circuit including a first active region and a second active region extending in a first direction and spaced apart from each other in a second direction intersecting the first direction; a power rail and a ground rail extending in the first direction and spaced apart from the first and second active regions and each other in the second direction; source/drain contacts extending in the second direction on at least a portion of the first or second active region, gate structures extending in the second direction and on at least a portion of the first and second active regions, a power rail configured to supply power through source/drain contact vias, and a ground rail configured to supply a ground voltage through source/drain contact vias.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>SEMICONDUCTOR DEVICES</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLD39AtxdQ9yDHF1UXD2DHIO9QxR8PRz9gl18fRzV0CSDA5x9HNxDAKqcvXxAfKCQp1DQoNceRhY0xJzilN5oTQ3g7Kba4izh25qQX58anFBYnJqXmpJfGiwkYGRoaGlsZmFsaOhMXGqAE3KK6A</recordid><startdate>20210624</startdate><enddate>20210624</enddate><creator>KIM, Ga Room</creator><creator>JUNG, Hak Chul</creator><creator>YOU, Hyeon Gyu</creator><creator>YANG, Gi Young</creator><creator>LIM, Jin Young</creator><creator>KIM, In Gyum</creator><scope>EVB</scope></search><sort><creationdate>20210624</creationdate><title>INTEGRATED CIRCUIT INCLUDING INTEGRATED STANDARD CELL STRUCTURE</title><author>KIM, Ga Room ; JUNG, Hak Chul ; YOU, Hyeon Gyu ; YANG, Gi Young ; LIM, Jin Young ; KIM, In Gyum</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2021193683A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2021</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>SEMICONDUCTOR DEVICES</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>KIM, Ga Room</creatorcontrib><creatorcontrib>JUNG, Hak Chul</creatorcontrib><creatorcontrib>YOU, Hyeon Gyu</creatorcontrib><creatorcontrib>YANG, Gi Young</creatorcontrib><creatorcontrib>LIM, Jin Young</creatorcontrib><creatorcontrib>KIM, In Gyum</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KIM, Ga Room</au><au>JUNG, Hak Chul</au><au>YOU, Hyeon Gyu</au><au>YANG, Gi Young</au><au>LIM, Jin Young</au><au>KIM, In Gyum</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>INTEGRATED CIRCUIT INCLUDING INTEGRATED STANDARD CELL STRUCTURE</title><date>2021-06-24</date><risdate>2021</risdate><abstract>An integrated circuit including a first active region and a second active region extending in a first direction and spaced apart from each other in a second direction intersecting the first direction; a power rail and a ground rail extending in the first direction and spaced apart from the first and second active regions and each other in the second direction; source/drain contacts extending in the second direction on at least a portion of the first or second active region, gate structures extending in the second direction and on at least a portion of the first and second active regions, a power rail configured to supply power through source/drain contact vias, and a ground rail configured to supply a ground voltage through source/drain contact vias.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2021193683A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
INFORMATION STORAGE
PHYSICS
SEMICONDUCTOR DEVICES
STATIC STORES
title INTEGRATED CIRCUIT INCLUDING INTEGRATED STANDARD CELL STRUCTURE
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-26T03%3A33%3A20IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KIM,%20Ga%20Room&rft.date=2021-06-24&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2021193683A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true