SYNCHRONIZATION OF A CLOCK GENERATOR DIVIDER SETTING AND MULTIPLE INDEPENDENT COMPONENT CLOCK DIVIDER SETTINGS
A device includes a clock generator configured to generate a root clock signal based on an input clock signal and a clock generator divider integer setting. The device also includes a first component coupled to the clock generator and configured to generate a first component clock signal based on th...
Gespeichert in:
Hauptverfasser: | , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | ROINE, Per Torstein LELE, Atul Ramakant |
description | A device includes a clock generator configured to generate a root clock signal based on an input clock signal and a clock generator divider integer setting. The device also includes a first component coupled to the clock generator and configured to generate a first component clock signal based on the root clock signal and a first component divider integer setting. The device also includes a second component coupled to the clock generator and configured to generate a second component clock signal based on the root clock signal and a second component divider integer setting. The device also includes sync circuitry coupled to each of the clock generator, the first component, and the second component, wherein the sync circuitry is configured to perform synchronized adjustments to the root clock signal, the first component clock signal, and the second component clock signal. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2021034095A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2021034095A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2021034095A13</originalsourceid><addsrcrecordid>eNqNjD0LwkAQRNNYiPofFqyFfGhhedxtksVkL9xtBG1CkLOSGIj_HyVYWdnMvGLeLKPBX1iXzjJdlZBlsDko0JXVJyiQ0SmxDgydyaADjyLEBSg2ULeVUFMhEBts8BMsoG3dWJ5pvvgR_Tpa3PvHFDbfXkXbHEWXuzA-uzCN_S0M4dW1Po3TJM728fGgkuy_1Rt1iziB</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SYNCHRONIZATION OF A CLOCK GENERATOR DIVIDER SETTING AND MULTIPLE INDEPENDENT COMPONENT CLOCK DIVIDER SETTINGS</title><source>esp@cenet</source><creator>ROINE, Per Torstein ; LELE, Atul Ramakant</creator><creatorcontrib>ROINE, Per Torstein ; LELE, Atul Ramakant</creatorcontrib><description>A device includes a clock generator configured to generate a root clock signal based on an input clock signal and a clock generator divider integer setting. The device also includes a first component coupled to the clock generator and configured to generate a first component clock signal based on the root clock signal and a first component divider integer setting. The device also includes a second component coupled to the clock generator and configured to generate a second component clock signal based on the root clock signal and a second component divider integer setting. The device also includes sync circuitry coupled to each of the clock generator, the first component, and the second component, wherein the sync circuitry is configured to perform synchronized adjustments to the root clock signal, the first component clock signal, and the second component clock signal.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; MULTIPLEX COMMUNICATION ; PHYSICS</subject><creationdate>2021</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210204&DB=EPODOC&CC=US&NR=2021034095A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20210204&DB=EPODOC&CC=US&NR=2021034095A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>ROINE, Per Torstein</creatorcontrib><creatorcontrib>LELE, Atul Ramakant</creatorcontrib><title>SYNCHRONIZATION OF A CLOCK GENERATOR DIVIDER SETTING AND MULTIPLE INDEPENDENT COMPONENT CLOCK DIVIDER SETTINGS</title><description>A device includes a clock generator configured to generate a root clock signal based on an input clock signal and a clock generator divider integer setting. The device also includes a first component coupled to the clock generator and configured to generate a first component clock signal based on the root clock signal and a first component divider integer setting. The device also includes a second component coupled to the clock generator and configured to generate a second component clock signal based on the root clock signal and a second component divider integer setting. The device also includes sync circuitry coupled to each of the clock generator, the first component, and the second component, wherein the sync circuitry is configured to perform synchronized adjustments to the root clock signal, the first component clock signal, and the second component clock signal.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>MULTIPLEX COMMUNICATION</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2021</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjD0LwkAQRNNYiPofFqyFfGhhedxtksVkL9xtBG1CkLOSGIj_HyVYWdnMvGLeLKPBX1iXzjJdlZBlsDko0JXVJyiQ0SmxDgydyaADjyLEBSg2ULeVUFMhEBts8BMsoG3dWJ5pvvgR_Tpa3PvHFDbfXkXbHEWXuzA-uzCN_S0M4dW1Po3TJM728fGgkuy_1Rt1iziB</recordid><startdate>20210204</startdate><enddate>20210204</enddate><creator>ROINE, Per Torstein</creator><creator>LELE, Atul Ramakant</creator><scope>EVB</scope></search><sort><creationdate>20210204</creationdate><title>SYNCHRONIZATION OF A CLOCK GENERATOR DIVIDER SETTING AND MULTIPLE INDEPENDENT COMPONENT CLOCK DIVIDER SETTINGS</title><author>ROINE, Per Torstein ; LELE, Atul Ramakant</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2021034095A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2021</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>MULTIPLEX COMMUNICATION</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>ROINE, Per Torstein</creatorcontrib><creatorcontrib>LELE, Atul Ramakant</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>ROINE, Per Torstein</au><au>LELE, Atul Ramakant</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SYNCHRONIZATION OF A CLOCK GENERATOR DIVIDER SETTING AND MULTIPLE INDEPENDENT COMPONENT CLOCK DIVIDER SETTINGS</title><date>2021-02-04</date><risdate>2021</risdate><abstract>A device includes a clock generator configured to generate a root clock signal based on an input clock signal and a clock generator divider integer setting. The device also includes a first component coupled to the clock generator and configured to generate a first component clock signal based on the root clock signal and a first component divider integer setting. The device also includes a second component coupled to the clock generator and configured to generate a second component clock signal based on the root clock signal and a second component divider integer setting. The device also includes sync circuitry coupled to each of the clock generator, the first component, and the second component, wherein the sync circuitry is configured to perform synchronized adjustments to the root clock signal, the first component clock signal, and the second component clock signal.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2021034095A1 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC COMMUNICATION TECHNIQUE ELECTRIC DIGITAL DATA PROCESSING ELECTRICITY MULTIPLEX COMMUNICATION PHYSICS |
title | SYNCHRONIZATION OF A CLOCK GENERATOR DIVIDER SETTING AND MULTIPLE INDEPENDENT COMPONENT CLOCK DIVIDER SETTINGS |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-20T06%3A15%3A03IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=ROINE,%20Per%20Torstein&rft.date=2021-02-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2021034095A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |