THREE-DIMENSIONAL MEMORY DEVICE CONTAINING THROUGH-ARRAY CONTACT VIA STRUCTURES BETWEEN DIELECTRIC BARRIER WALLS AND METHODS OF MAKING THE SAME

An alternating layer stack of insulating layers and sacrificial material layers is formed over a semiconductor substrate, and memory stack structures are formed through the vertically-alternating layer stack. A pair of unconnected barrier trenches or a moat trench is formed through the alternating s...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HOJO, Naoto, OTSU, Yoshitaka, NOZAWA, Kei
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HOJO, Naoto
OTSU, Yoshitaka
NOZAWA, Kei
description An alternating layer stack of insulating layers and sacrificial material layers is formed over a semiconductor substrate, and memory stack structures are formed through the vertically-alternating layer stack. A pair of unconnected barrier trenches or a moat trench is formed through the alternating stack concurrently with formation of backside trenches. Backside recesses are formed by isotropically etching the sacrificial material layers selective to the insulating layers while a dielectric liner covers the barrier trenches or the moat trench. A vertically alternating sequence of the insulating plates and the dielectric spacer plates is provided between the pair of barrier trenches or inside the moat trench. Electrically conductive layers are formed in the backside recesses. A first conductive via structure is formed through the vertically alternating sequence concurrently with formation of a second conductive via structure through a dielectric material portion adjacent to the alternating stack.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2020402992A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2020402992A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2020402992A13</originalsourceid><addsrcrecordid>eNqNjT0KwkAQhdNYiHqHAetAXG1SjrujGdwf2J0kWInIWokKeg-vbCAewOoV7_vemxYfaSJRadiRTxw8WnDkQjyCoY41gQ5ekD37PQxoaPdNiTHicSy0QMcISWKrpY2UYEvSE3kwTJa0RNawHQSmCD1amwC9GS6kCSZB2IHDw7hNkNDRvJhcz7dXXvxyVix3JLop8_Nxyq_n-ZLv-X1qk6pUtalUXStcrf-jvkhZQVQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>THREE-DIMENSIONAL MEMORY DEVICE CONTAINING THROUGH-ARRAY CONTACT VIA STRUCTURES BETWEEN DIELECTRIC BARRIER WALLS AND METHODS OF MAKING THE SAME</title><source>esp@cenet</source><creator>HOJO, Naoto ; OTSU, Yoshitaka ; NOZAWA, Kei</creator><creatorcontrib>HOJO, Naoto ; OTSU, Yoshitaka ; NOZAWA, Kei</creatorcontrib><description>An alternating layer stack of insulating layers and sacrificial material layers is formed over a semiconductor substrate, and memory stack structures are formed through the vertically-alternating layer stack. A pair of unconnected barrier trenches or a moat trench is formed through the alternating stack concurrently with formation of backside trenches. Backside recesses are formed by isotropically etching the sacrificial material layers selective to the insulating layers while a dielectric liner covers the barrier trenches or the moat trench. A vertically alternating sequence of the insulating plates and the dielectric spacer plates is provided between the pair of barrier trenches or inside the moat trench. Electrically conductive layers are formed in the backside recesses. A first conductive via structure is formed through the vertically alternating sequence concurrently with formation of a second conductive via structure through a dielectric material portion adjacent to the alternating stack.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2020</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20201224&amp;DB=EPODOC&amp;CC=US&amp;NR=2020402992A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20201224&amp;DB=EPODOC&amp;CC=US&amp;NR=2020402992A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HOJO, Naoto</creatorcontrib><creatorcontrib>OTSU, Yoshitaka</creatorcontrib><creatorcontrib>NOZAWA, Kei</creatorcontrib><title>THREE-DIMENSIONAL MEMORY DEVICE CONTAINING THROUGH-ARRAY CONTACT VIA STRUCTURES BETWEEN DIELECTRIC BARRIER WALLS AND METHODS OF MAKING THE SAME</title><description>An alternating layer stack of insulating layers and sacrificial material layers is formed over a semiconductor substrate, and memory stack structures are formed through the vertically-alternating layer stack. A pair of unconnected barrier trenches or a moat trench is formed through the alternating stack concurrently with formation of backside trenches. Backside recesses are formed by isotropically etching the sacrificial material layers selective to the insulating layers while a dielectric liner covers the barrier trenches or the moat trench. A vertically alternating sequence of the insulating plates and the dielectric spacer plates is provided between the pair of barrier trenches or inside the moat trench. Electrically conductive layers are formed in the backside recesses. A first conductive via structure is formed through the vertically alternating sequence concurrently with formation of a second conductive via structure through a dielectric material portion adjacent to the alternating stack.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2020</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjT0KwkAQhdNYiHqHAetAXG1SjrujGdwf2J0kWInIWokKeg-vbCAewOoV7_vemxYfaSJRadiRTxw8WnDkQjyCoY41gQ5ekD37PQxoaPdNiTHicSy0QMcISWKrpY2UYEvSE3kwTJa0RNawHQSmCD1amwC9GS6kCSZB2IHDw7hNkNDRvJhcz7dXXvxyVix3JLop8_Nxyq_n-ZLv-X1qk6pUtalUXStcrf-jvkhZQVQ</recordid><startdate>20201224</startdate><enddate>20201224</enddate><creator>HOJO, Naoto</creator><creator>OTSU, Yoshitaka</creator><creator>NOZAWA, Kei</creator><scope>EVB</scope></search><sort><creationdate>20201224</creationdate><title>THREE-DIMENSIONAL MEMORY DEVICE CONTAINING THROUGH-ARRAY CONTACT VIA STRUCTURES BETWEEN DIELECTRIC BARRIER WALLS AND METHODS OF MAKING THE SAME</title><author>HOJO, Naoto ; OTSU, Yoshitaka ; NOZAWA, Kei</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2020402992A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2020</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>HOJO, Naoto</creatorcontrib><creatorcontrib>OTSU, Yoshitaka</creatorcontrib><creatorcontrib>NOZAWA, Kei</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HOJO, Naoto</au><au>OTSU, Yoshitaka</au><au>NOZAWA, Kei</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>THREE-DIMENSIONAL MEMORY DEVICE CONTAINING THROUGH-ARRAY CONTACT VIA STRUCTURES BETWEEN DIELECTRIC BARRIER WALLS AND METHODS OF MAKING THE SAME</title><date>2020-12-24</date><risdate>2020</risdate><abstract>An alternating layer stack of insulating layers and sacrificial material layers is formed over a semiconductor substrate, and memory stack structures are formed through the vertically-alternating layer stack. A pair of unconnected barrier trenches or a moat trench is formed through the alternating stack concurrently with formation of backside trenches. Backside recesses are formed by isotropically etching the sacrificial material layers selective to the insulating layers while a dielectric liner covers the barrier trenches or the moat trench. A vertically alternating sequence of the insulating plates and the dielectric spacer plates is provided between the pair of barrier trenches or inside the moat trench. Electrically conductive layers are formed in the backside recesses. A first conductive via structure is formed through the vertically alternating sequence concurrently with formation of a second conductive via structure through a dielectric material portion adjacent to the alternating stack.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2020402992A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title THREE-DIMENSIONAL MEMORY DEVICE CONTAINING THROUGH-ARRAY CONTACT VIA STRUCTURES BETWEEN DIELECTRIC BARRIER WALLS AND METHODS OF MAKING THE SAME
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-21T19%3A18%3A05IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HOJO,%20Naoto&rft.date=2020-12-24&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2020402992A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true