ERROR DETECTION CODE GENERATION CIRCUITS OF SEMICONDUCTOR DEVICES, MEMORY CONTROLLERS INCLUDING THE SAME AND SEMICONDUCTOR MEMORY DEVICES INCLUDING THE SAME

An error detection code generation circuit of a semiconductor device includes a first cyclic redundancy check (CRC) engine, a second CRC engine and an output selection engine. The first CRC engine generates first error detection code bits using a first generation matrix, based on a plurality of firs...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CHA, Sang-Uhn, DOO, Su-Yeon, RYU, Ye-Sin, KIM, Young-Sik
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CHA, Sang-Uhn
DOO, Su-Yeon
RYU, Ye-Sin
KIM, Young-Sik
description An error detection code generation circuit of a semiconductor device includes a first cyclic redundancy check (CRC) engine, a second CRC engine and an output selection engine. The first CRC engine generates first error detection code bits using a first generation matrix, based on a plurality of first unit data and first DBI bits in response to a mode signal. The second CRC engine generates second error detection code bits using a second generation matrix, based on a plurality second unit data and second DBI bits, in response to the mode signal. The output selection engine generates final error detection code bits by merging the first error detection code bits and the second error detection code bits in response to the mode signal. The first generation matrix is the same as the second generation matrix.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2020044669A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2020044669A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2020044669A13</originalsourceid><addsrcrecordid>eNqNzLEKwjAUBdAuDqL-wwNXhVpLwTG8vLaBJoGXpOBUisRJtFA_x49VtJM4OF0u3HPnyYOYLYMkT-iVNYBWElRkiMWnK8agvANbgiOt0BoZ0L9Nq5DcBjRpy8eXNJ5t0xA7UAabIJWpwNcETmgCYeTXweSmnx9mmczO_WWMqykXybokj_U2DrcujkN_itd474LL0ixN87woDmK3_2_1BLjARRg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>ERROR DETECTION CODE GENERATION CIRCUITS OF SEMICONDUCTOR DEVICES, MEMORY CONTROLLERS INCLUDING THE SAME AND SEMICONDUCTOR MEMORY DEVICES INCLUDING THE SAME</title><source>esp@cenet</source><creator>CHA, Sang-Uhn ; DOO, Su-Yeon ; RYU, Ye-Sin ; KIM, Young-Sik</creator><creatorcontrib>CHA, Sang-Uhn ; DOO, Su-Yeon ; RYU, Ye-Sin ; KIM, Young-Sik</creatorcontrib><description>An error detection code generation circuit of a semiconductor device includes a first cyclic redundancy check (CRC) engine, a second CRC engine and an output selection engine. The first CRC engine generates first error detection code bits using a first generation matrix, based on a plurality of first unit data and first DBI bits in response to a mode signal. The second CRC engine generates second error detection code bits using a second generation matrix, based on a plurality second unit data and second DBI bits, in response to the mode signal. The output selection engine generates final error detection code bits by merging the first error detection code bits and the second error detection code bits in response to the mode signal. The first generation matrix is the same as the second generation matrix.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; CODE CONVERSION IN GENERAL ; CODING ; DECODING ; ELECTRICITY</subject><creationdate>2020</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20200206&amp;DB=EPODOC&amp;CC=US&amp;NR=2020044669A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76419</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20200206&amp;DB=EPODOC&amp;CC=US&amp;NR=2020044669A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CHA, Sang-Uhn</creatorcontrib><creatorcontrib>DOO, Su-Yeon</creatorcontrib><creatorcontrib>RYU, Ye-Sin</creatorcontrib><creatorcontrib>KIM, Young-Sik</creatorcontrib><title>ERROR DETECTION CODE GENERATION CIRCUITS OF SEMICONDUCTOR DEVICES, MEMORY CONTROLLERS INCLUDING THE SAME AND SEMICONDUCTOR MEMORY DEVICES INCLUDING THE SAME</title><description>An error detection code generation circuit of a semiconductor device includes a first cyclic redundancy check (CRC) engine, a second CRC engine and an output selection engine. The first CRC engine generates first error detection code bits using a first generation matrix, based on a plurality of first unit data and first DBI bits in response to a mode signal. The second CRC engine generates second error detection code bits using a second generation matrix, based on a plurality second unit data and second DBI bits, in response to the mode signal. The output selection engine generates final error detection code bits by merging the first error detection code bits and the second error detection code bits in response to the mode signal. The first generation matrix is the same as the second generation matrix.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>DECODING</subject><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2020</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNzLEKwjAUBdAuDqL-wwNXhVpLwTG8vLaBJoGXpOBUisRJtFA_x49VtJM4OF0u3HPnyYOYLYMkT-iVNYBWElRkiMWnK8agvANbgiOt0BoZ0L9Nq5DcBjRpy8eXNJ5t0xA7UAabIJWpwNcETmgCYeTXweSmnx9mmczO_WWMqykXybokj_U2DrcujkN_itd474LL0ixN87woDmK3_2_1BLjARRg</recordid><startdate>20200206</startdate><enddate>20200206</enddate><creator>CHA, Sang-Uhn</creator><creator>DOO, Su-Yeon</creator><creator>RYU, Ye-Sin</creator><creator>KIM, Young-Sik</creator><scope>EVB</scope></search><sort><creationdate>20200206</creationdate><title>ERROR DETECTION CODE GENERATION CIRCUITS OF SEMICONDUCTOR DEVICES, MEMORY CONTROLLERS INCLUDING THE SAME AND SEMICONDUCTOR MEMORY DEVICES INCLUDING THE SAME</title><author>CHA, Sang-Uhn ; DOO, Su-Yeon ; RYU, Ye-Sin ; KIM, Young-Sik</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2020044669A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2020</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>DECODING</topic><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>CHA, Sang-Uhn</creatorcontrib><creatorcontrib>DOO, Su-Yeon</creatorcontrib><creatorcontrib>RYU, Ye-Sin</creatorcontrib><creatorcontrib>KIM, Young-Sik</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CHA, Sang-Uhn</au><au>DOO, Su-Yeon</au><au>RYU, Ye-Sin</au><au>KIM, Young-Sik</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>ERROR DETECTION CODE GENERATION CIRCUITS OF SEMICONDUCTOR DEVICES, MEMORY CONTROLLERS INCLUDING THE SAME AND SEMICONDUCTOR MEMORY DEVICES INCLUDING THE SAME</title><date>2020-02-06</date><risdate>2020</risdate><abstract>An error detection code generation circuit of a semiconductor device includes a first cyclic redundancy check (CRC) engine, a second CRC engine and an output selection engine. The first CRC engine generates first error detection code bits using a first generation matrix, based on a plurality of first unit data and first DBI bits in response to a mode signal. The second CRC engine generates second error detection code bits using a second generation matrix, based on a plurality second unit data and second DBI bits, in response to the mode signal. The output selection engine generates final error detection code bits by merging the first error detection code bits and the second error detection code bits in response to the mode signal. The first generation matrix is the same as the second generation matrix.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2020044669A1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
CODE CONVERSION IN GENERAL
CODING
DECODING
ELECTRICITY
title ERROR DETECTION CODE GENERATION CIRCUITS OF SEMICONDUCTOR DEVICES, MEMORY CONTROLLERS INCLUDING THE SAME AND SEMICONDUCTOR MEMORY DEVICES INCLUDING THE SAME
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-08T05%3A37%3A56IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CHA,%20Sang-Uhn&rft.date=2020-02-06&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2020044669A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true