FINFETs WITH STRAINED CHANNELS AND REDUCED ON STATE RESISTANCE
The present disclosure generally relates to semiconductor structures and, more particularly, to finFETs with strained channels and reduced on state resistances and methods of manufacture. The structure includes: a plurality of fin structures comprising doped source and drain regions with a diffusion...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | MCARDLE, Timothy J LEE, Rinus Tek Po Ray, Shishir K KRISHNAN, Bharat V SEHGAL, Akshey |
description | The present disclosure generally relates to semiconductor structures and, more particularly, to finFETs with strained channels and reduced on state resistances and methods of manufacture. The structure includes: a plurality of fin structures comprising doped source and drain regions with a diffusion blocking layer between the doped source and drain regions and an underlying fin region formed within dielectric material. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2018286982A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2018286982A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2018286982A13</originalsourceid><addsrcrecordid>eNrjZLBz8_Rzcw0pVgj3DPFQCA4JcvT0c3VRcPZw9PNz9QlWcPRzUQhydQl1Bgr6-wEVOIa4AgWCPYEsP2dXHgbWtMSc4lReKM3NoAw0zdlDN7UgPz61uCAxOTUvtSQ-NNjIwNDCyMLM0sLI0dCYOFUABjorJA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>FINFETs WITH STRAINED CHANNELS AND REDUCED ON STATE RESISTANCE</title><source>esp@cenet</source><creator>MCARDLE, Timothy J ; LEE, Rinus Tek Po ; Ray, Shishir K ; KRISHNAN, Bharat V ; SEHGAL, Akshey</creator><creatorcontrib>MCARDLE, Timothy J ; LEE, Rinus Tek Po ; Ray, Shishir K ; KRISHNAN, Bharat V ; SEHGAL, Akshey</creatorcontrib><description>The present disclosure generally relates to semiconductor structures and, more particularly, to finFETs with strained channels and reduced on state resistances and methods of manufacture. The structure includes: a plurality of fin structures comprising doped source and drain regions with a diffusion blocking layer between the doped source and drain regions and an underlying fin region formed within dielectric material.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20181004&DB=EPODOC&CC=US&NR=2018286982A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20181004&DB=EPODOC&CC=US&NR=2018286982A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>MCARDLE, Timothy J</creatorcontrib><creatorcontrib>LEE, Rinus Tek Po</creatorcontrib><creatorcontrib>Ray, Shishir K</creatorcontrib><creatorcontrib>KRISHNAN, Bharat V</creatorcontrib><creatorcontrib>SEHGAL, Akshey</creatorcontrib><title>FINFETs WITH STRAINED CHANNELS AND REDUCED ON STATE RESISTANCE</title><description>The present disclosure generally relates to semiconductor structures and, more particularly, to finFETs with strained channels and reduced on state resistances and methods of manufacture. The structure includes: a plurality of fin structures comprising doped source and drain regions with a diffusion blocking layer between the doped source and drain regions and an underlying fin region formed within dielectric material.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLBz8_Rzcw0pVgj3DPFQCA4JcvT0c3VRcPZw9PNz9QlWcPRzUQhydQl1Bgr6-wEVOIa4AgWCPYEsP2dXHgbWtMSc4lReKM3NoAw0zdlDN7UgPz61uCAxOTUvtSQ-NNjIwNDCyMLM0sLI0dCYOFUABjorJA</recordid><startdate>20181004</startdate><enddate>20181004</enddate><creator>MCARDLE, Timothy J</creator><creator>LEE, Rinus Tek Po</creator><creator>Ray, Shishir K</creator><creator>KRISHNAN, Bharat V</creator><creator>SEHGAL, Akshey</creator><scope>EVB</scope></search><sort><creationdate>20181004</creationdate><title>FINFETs WITH STRAINED CHANNELS AND REDUCED ON STATE RESISTANCE</title><author>MCARDLE, Timothy J ; LEE, Rinus Tek Po ; Ray, Shishir K ; KRISHNAN, Bharat V ; SEHGAL, Akshey</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2018286982A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2018</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>MCARDLE, Timothy J</creatorcontrib><creatorcontrib>LEE, Rinus Tek Po</creatorcontrib><creatorcontrib>Ray, Shishir K</creatorcontrib><creatorcontrib>KRISHNAN, Bharat V</creatorcontrib><creatorcontrib>SEHGAL, Akshey</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>MCARDLE, Timothy J</au><au>LEE, Rinus Tek Po</au><au>Ray, Shishir K</au><au>KRISHNAN, Bharat V</au><au>SEHGAL, Akshey</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>FINFETs WITH STRAINED CHANNELS AND REDUCED ON STATE RESISTANCE</title><date>2018-10-04</date><risdate>2018</risdate><abstract>The present disclosure generally relates to semiconductor structures and, more particularly, to finFETs with strained channels and reduced on state resistances and methods of manufacture. The structure includes: a plurality of fin structures comprising doped source and drain regions with a diffusion blocking layer between the doped source and drain regions and an underlying fin region formed within dielectric material.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2018286982A1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | FINFETs WITH STRAINED CHANNELS AND REDUCED ON STATE RESISTANCE |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-03T07%3A44%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=MCARDLE,%20Timothy%20J&rft.date=2018-10-04&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2018286982A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |