SEMICONDUCTOR MEMORY DEVICE AND MEMORY SYSTEM
A semiconductor memory device includes first, second, and third memory cells, and first, second, and third word lines that are respectively connected to gates of the first, second, and third memory cells. A control circuit executes first, second, and third read operations in response to first, secon...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | NAKAI Jun UTSUNOMIYA Yuko HARADA Yoshikazu KONNO Hayato KAMI Hiroe YANAGIDAIRA Kosuke |
description | A semiconductor memory device includes first, second, and third memory cells, and first, second, and third word lines that are respectively connected to gates of the first, second, and third memory cells. A control circuit executes first, second, and third read operations in response to first, second, and third command sets, respectively. The first read operation includes a first read sequence, in which the control circuit reads data by applying first to third voltages to the first word line. In the second read operation, the control circuit reads data by applying a second read voltage that is set based on a result of the first read sequence, to the second word line. In the third read operation, the control circuit reads data from the third memory cells by applying a second read voltage that is set independently of the result of the first read sequence, to the third word line. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2018090212A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2018090212A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2018090212A13</originalsourceid><addsrcrecordid>eNrjZNANdvX1dPb3cwl1DvEPUvB19fUPilRwcQ3zdHZVcPRzgYkERwaHuPryMLCmJeYUp_JCaW4GZTfXEGcP3dSC_PjU4oLE5NS81JL40GAjA0MLA0sDI0MjR0Nj4lQBAG5cJpM</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>SEMICONDUCTOR MEMORY DEVICE AND MEMORY SYSTEM</title><source>esp@cenet</source><creator>NAKAI Jun ; UTSUNOMIYA Yuko ; HARADA Yoshikazu ; KONNO Hayato ; KAMI Hiroe ; YANAGIDAIRA Kosuke</creator><creatorcontrib>NAKAI Jun ; UTSUNOMIYA Yuko ; HARADA Yoshikazu ; KONNO Hayato ; KAMI Hiroe ; YANAGIDAIRA Kosuke</creatorcontrib><description>A semiconductor memory device includes first, second, and third memory cells, and first, second, and third word lines that are respectively connected to gates of the first, second, and third memory cells. A control circuit executes first, second, and third read operations in response to first, second, and third command sets, respectively. The first read operation includes a first read sequence, in which the control circuit reads data by applying first to third voltages to the first word line. In the second read operation, the control circuit reads data by applying a second read voltage that is set based on a result of the first read sequence, to the second word line. In the third read operation, the control circuit reads data from the third memory cells by applying a second read voltage that is set independently of the result of the first read sequence, to the third word line.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2018</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20180329&DB=EPODOC&CC=US&NR=2018090212A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20180329&DB=EPODOC&CC=US&NR=2018090212A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>NAKAI Jun</creatorcontrib><creatorcontrib>UTSUNOMIYA Yuko</creatorcontrib><creatorcontrib>HARADA Yoshikazu</creatorcontrib><creatorcontrib>KONNO Hayato</creatorcontrib><creatorcontrib>KAMI Hiroe</creatorcontrib><creatorcontrib>YANAGIDAIRA Kosuke</creatorcontrib><title>SEMICONDUCTOR MEMORY DEVICE AND MEMORY SYSTEM</title><description>A semiconductor memory device includes first, second, and third memory cells, and first, second, and third word lines that are respectively connected to gates of the first, second, and third memory cells. A control circuit executes first, second, and third read operations in response to first, second, and third command sets, respectively. The first read operation includes a first read sequence, in which the control circuit reads data by applying first to third voltages to the first word line. In the second read operation, the control circuit reads data by applying a second read voltage that is set based on a result of the first read sequence, to the second word line. In the third read operation, the control circuit reads data from the third memory cells by applying a second read voltage that is set independently of the result of the first read sequence, to the third word line.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2018</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZNANdvX1dPb3cwl1DvEPUvB19fUPilRwcQ3zdHZVcPRzgYkERwaHuPryMLCmJeYUp_JCaW4GZTfXEGcP3dSC_PjU4oLE5NS81JL40GAjA0MLA0sDI0MjR0Nj4lQBAG5cJpM</recordid><startdate>20180329</startdate><enddate>20180329</enddate><creator>NAKAI Jun</creator><creator>UTSUNOMIYA Yuko</creator><creator>HARADA Yoshikazu</creator><creator>KONNO Hayato</creator><creator>KAMI Hiroe</creator><creator>YANAGIDAIRA Kosuke</creator><scope>EVB</scope></search><sort><creationdate>20180329</creationdate><title>SEMICONDUCTOR MEMORY DEVICE AND MEMORY SYSTEM</title><author>NAKAI Jun ; UTSUNOMIYA Yuko ; HARADA Yoshikazu ; KONNO Hayato ; KAMI Hiroe ; YANAGIDAIRA Kosuke</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2018090212A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2018</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>NAKAI Jun</creatorcontrib><creatorcontrib>UTSUNOMIYA Yuko</creatorcontrib><creatorcontrib>HARADA Yoshikazu</creatorcontrib><creatorcontrib>KONNO Hayato</creatorcontrib><creatorcontrib>KAMI Hiroe</creatorcontrib><creatorcontrib>YANAGIDAIRA Kosuke</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>NAKAI Jun</au><au>UTSUNOMIYA Yuko</au><au>HARADA Yoshikazu</au><au>KONNO Hayato</au><au>KAMI Hiroe</au><au>YANAGIDAIRA Kosuke</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>SEMICONDUCTOR MEMORY DEVICE AND MEMORY SYSTEM</title><date>2018-03-29</date><risdate>2018</risdate><abstract>A semiconductor memory device includes first, second, and third memory cells, and first, second, and third word lines that are respectively connected to gates of the first, second, and third memory cells. A control circuit executes first, second, and third read operations in response to first, second, and third command sets, respectively. The first read operation includes a first read sequence, in which the control circuit reads data by applying first to third voltages to the first word line. In the second read operation, the control circuit reads data by applying a second read voltage that is set based on a result of the first read sequence, to the second word line. In the third read operation, the control circuit reads data from the third memory cells by applying a second read voltage that is set independently of the result of the first read sequence, to the third word line.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2018090212A1 |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | SEMICONDUCTOR MEMORY DEVICE AND MEMORY SYSTEM |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-04T12%3A52%3A13IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=NAKAI%20Jun&rft.date=2018-03-29&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2018090212A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |