Buried Channel Deeply Depleted Channel Transistor
Semiconductor devices and methods of fabricating such devices are provided. The devices include source and drain regions on one conductivity type separated by a channel length and a gate structure. The devices also include a channel region of the one conductivity type formed in the device region bet...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | Wang Lingquan Zhao Dalong Bakhishev Teymur Ranade Pushkar Thompson Scott E |
description | Semiconductor devices and methods of fabricating such devices are provided. The devices include source and drain regions on one conductivity type separated by a channel length and a gate structure. The devices also include a channel region of the one conductivity type formed in the device region between the source and drain regions and a screening region of another conductivity type formed below the channel region and between the source and drain regions. In operation, the channel region forms, in response to a bias voltage at the gate structure, a surface depletion region below the gate structure, a buried depletion region at an interface of the channel region and the screening region, and a buried channel region between the surface depletion region and the buried depletion region, where the buried depletion region is substantially located in channel region. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2017323916A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2017323916A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2017323916A13</originalsourceid><addsrcrecordid>eNrjZDB0Ki3KTE1RcM5IzMtLzVFwSU0tyKkEUgU5qSVI4iFFiXnFmcUl-UU8DKxpiTnFqbxQmptB2c01xNlDN7UgPz61uCAxOTUvtSQ-NNjIwNDc2MjY0tDM0dCYOFUADgEsQA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Buried Channel Deeply Depleted Channel Transistor</title><source>esp@cenet</source><creator>Wang Lingquan ; Zhao Dalong ; Bakhishev Teymur ; Ranade Pushkar ; Thompson Scott E</creator><creatorcontrib>Wang Lingquan ; Zhao Dalong ; Bakhishev Teymur ; Ranade Pushkar ; Thompson Scott E</creatorcontrib><description>Semiconductor devices and methods of fabricating such devices are provided. The devices include source and drain regions on one conductivity type separated by a channel length and a gate structure. The devices also include a channel region of the one conductivity type formed in the device region between the source and drain regions and a screening region of another conductivity type formed below the channel region and between the source and drain regions. In operation, the channel region forms, in response to a bias voltage at the gate structure, a surface depletion region below the gate structure, a buried depletion region at an interface of the channel region and the screening region, and a buried channel region between the surface depletion region and the buried depletion region, where the buried depletion region is substantially located in channel region.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; PICTORIAL COMMUNICATION, e.g. TELEVISION ; SEMICONDUCTOR DEVICES</subject><creationdate>2017</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171109&DB=EPODOC&CC=US&NR=2017323916A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25543,76294</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20171109&DB=EPODOC&CC=US&NR=2017323916A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Wang Lingquan</creatorcontrib><creatorcontrib>Zhao Dalong</creatorcontrib><creatorcontrib>Bakhishev Teymur</creatorcontrib><creatorcontrib>Ranade Pushkar</creatorcontrib><creatorcontrib>Thompson Scott E</creatorcontrib><title>Buried Channel Deeply Depleted Channel Transistor</title><description>Semiconductor devices and methods of fabricating such devices are provided. The devices include source and drain regions on one conductivity type separated by a channel length and a gate structure. The devices also include a channel region of the one conductivity type formed in the device region between the source and drain regions and a screening region of another conductivity type formed below the channel region and between the source and drain regions. In operation, the channel region forms, in response to a bias voltage at the gate structure, a surface depletion region below the gate structure, a buried depletion region at an interface of the channel region and the screening region, and a buried channel region between the surface depletion region and the buried depletion region, where the buried depletion region is substantially located in channel region.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>PICTORIAL COMMUNICATION, e.g. TELEVISION</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2017</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDB0Ki3KTE1RcM5IzMtLzVFwSU0tyKkEUgU5qSVI4iFFiXnFmcUl-UU8DKxpiTnFqbxQmptB2c01xNlDN7UgPz61uCAxOTUvtSQ-NNjIwNDc2MjY0tDM0dCYOFUADgEsQA</recordid><startdate>20171109</startdate><enddate>20171109</enddate><creator>Wang Lingquan</creator><creator>Zhao Dalong</creator><creator>Bakhishev Teymur</creator><creator>Ranade Pushkar</creator><creator>Thompson Scott E</creator><scope>EVB</scope></search><sort><creationdate>20171109</creationdate><title>Buried Channel Deeply Depleted Channel Transistor</title><author>Wang Lingquan ; Zhao Dalong ; Bakhishev Teymur ; Ranade Pushkar ; Thompson Scott E</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2017323916A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2017</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>PICTORIAL COMMUNICATION, e.g. TELEVISION</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>Wang Lingquan</creatorcontrib><creatorcontrib>Zhao Dalong</creatorcontrib><creatorcontrib>Bakhishev Teymur</creatorcontrib><creatorcontrib>Ranade Pushkar</creatorcontrib><creatorcontrib>Thompson Scott E</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Wang Lingquan</au><au>Zhao Dalong</au><au>Bakhishev Teymur</au><au>Ranade Pushkar</au><au>Thompson Scott E</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Buried Channel Deeply Depleted Channel Transistor</title><date>2017-11-09</date><risdate>2017</risdate><abstract>Semiconductor devices and methods of fabricating such devices are provided. The devices include source and drain regions on one conductivity type separated by a channel length and a gate structure. The devices also include a channel region of the one conductivity type formed in the device region between the source and drain regions and a screening region of another conductivity type formed below the channel region and between the source and drain regions. In operation, the channel region forms, in response to a bias voltage at the gate structure, a surface depletion region below the gate structure, a buried depletion region at an interface of the channel region and the screening region, and a buried channel region between the surface depletion region and the buried depletion region, where the buried depletion region is substantially located in channel region.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2017323916A1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC COMMUNICATION TECHNIQUE ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY PICTORIAL COMMUNICATION, e.g. TELEVISION SEMICONDUCTOR DEVICES |
title | Buried Channel Deeply Depleted Channel Transistor |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T12%3A21%3A51IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Wang%20Lingquan&rft.date=2017-11-09&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2017323916A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |