ELECTROMIGRATION-AWARE INTEGRATED CIRCUIT DESIGN METHODS AND SYSTEMS

Disclosed are electromigration (EM)-aware integrated circuit (IC) design techniques, which consider EM early in the IC design process in order to generate, in a timely manner, an IC design that can be used to manufacture IC chips that will exhibit minimal EM fails for improved IC reliability. Specif...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Bickford Jeanne P, Chandra Alok, Kumaraswamy Anand, Prajapati Sandeep, Prudvi Venkatasreekanth
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Bickford Jeanne P
Chandra Alok
Kumaraswamy Anand
Prajapati Sandeep
Prudvi Venkatasreekanth
description Disclosed are electromigration (EM)-aware integrated circuit (IC) design techniques, which consider EM early in the IC design process in order to generate, in a timely manner, an IC design that can be used to manufacture IC chips that will exhibit minimal EM fails for improved IC reliability. Specifically, prior to placement of library elements, EM-relevant information is acquired and used to define protected zones around at least some of the library elements. Once the protected zones are defined, the library elements are placed relative to power rails in a previously designed power delivery network (PDN) and this placement process is performed such that each library element is prevented from being placed in a protected zone around any other library element to avoid EM fails in the PDN. Optionally, this same EM-relevant information is used during subsequent synthesis of a clock distribution network to prevent EM fails therein.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2017116367A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2017116367A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2017116367A13</originalsourceid><addsrcrecordid>eNrjZHBx9XF1Dgny9_V0D3IM8fT303UMdwxyVfD0C3EFibi6KDh7BjmHeoYouLgGe7r7Kfi6hnj4uwQrOPq5KARHBoe4-gbzMLCmJeYUp_JCaW4GZTfXEGcP3dSC_PjU4oLE5NS81JL40GAjA0NzQ0MzYzNzR0Nj4lQBADVDLQs</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>ELECTROMIGRATION-AWARE INTEGRATED CIRCUIT DESIGN METHODS AND SYSTEMS</title><source>esp@cenet</source><creator>Bickford Jeanne P ; Chandra Alok ; Kumaraswamy Anand ; Prajapati Sandeep ; Prudvi Venkatasreekanth</creator><creatorcontrib>Bickford Jeanne P ; Chandra Alok ; Kumaraswamy Anand ; Prajapati Sandeep ; Prudvi Venkatasreekanth</creatorcontrib><description>Disclosed are electromigration (EM)-aware integrated circuit (IC) design techniques, which consider EM early in the IC design process in order to generate, in a timely manner, an IC design that can be used to manufacture IC chips that will exhibit minimal EM fails for improved IC reliability. Specifically, prior to placement of library elements, EM-relevant information is acquired and used to define protected zones around at least some of the library elements. Once the protected zones are defined, the library elements are placed relative to power rails in a previously designed power delivery network (PDN) and this placement process is performed such that each library element is prevented from being placed in a protected zone around any other library element to avoid EM fails in the PDN. Optionally, this same EM-relevant information is used during subsequent synthesis of a clock distribution network to prevent EM fails therein.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2017</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20170427&amp;DB=EPODOC&amp;CC=US&amp;NR=2017116367A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20170427&amp;DB=EPODOC&amp;CC=US&amp;NR=2017116367A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Bickford Jeanne P</creatorcontrib><creatorcontrib>Chandra Alok</creatorcontrib><creatorcontrib>Kumaraswamy Anand</creatorcontrib><creatorcontrib>Prajapati Sandeep</creatorcontrib><creatorcontrib>Prudvi Venkatasreekanth</creatorcontrib><title>ELECTROMIGRATION-AWARE INTEGRATED CIRCUIT DESIGN METHODS AND SYSTEMS</title><description>Disclosed are electromigration (EM)-aware integrated circuit (IC) design techniques, which consider EM early in the IC design process in order to generate, in a timely manner, an IC design that can be used to manufacture IC chips that will exhibit minimal EM fails for improved IC reliability. Specifically, prior to placement of library elements, EM-relevant information is acquired and used to define protected zones around at least some of the library elements. Once the protected zones are defined, the library elements are placed relative to power rails in a previously designed power delivery network (PDN) and this placement process is performed such that each library element is prevented from being placed in a protected zone around any other library element to avoid EM fails in the PDN. Optionally, this same EM-relevant information is used during subsequent synthesis of a clock distribution network to prevent EM fails therein.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2017</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHBx9XF1Dgny9_V0D3IM8fT303UMdwxyVfD0C3EFibi6KDh7BjmHeoYouLgGe7r7Kfi6hnj4uwQrOPq5KARHBoe4-gbzMLCmJeYUp_JCaW4GZTfXEGcP3dSC_PjU4oLE5NS81JL40GAjA0NzQ0MzYzNzR0Nj4lQBADVDLQs</recordid><startdate>20170427</startdate><enddate>20170427</enddate><creator>Bickford Jeanne P</creator><creator>Chandra Alok</creator><creator>Kumaraswamy Anand</creator><creator>Prajapati Sandeep</creator><creator>Prudvi Venkatasreekanth</creator><scope>EVB</scope></search><sort><creationdate>20170427</creationdate><title>ELECTROMIGRATION-AWARE INTEGRATED CIRCUIT DESIGN METHODS AND SYSTEMS</title><author>Bickford Jeanne P ; Chandra Alok ; Kumaraswamy Anand ; Prajapati Sandeep ; Prudvi Venkatasreekanth</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2017116367A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2017</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>Bickford Jeanne P</creatorcontrib><creatorcontrib>Chandra Alok</creatorcontrib><creatorcontrib>Kumaraswamy Anand</creatorcontrib><creatorcontrib>Prajapati Sandeep</creatorcontrib><creatorcontrib>Prudvi Venkatasreekanth</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Bickford Jeanne P</au><au>Chandra Alok</au><au>Kumaraswamy Anand</au><au>Prajapati Sandeep</au><au>Prudvi Venkatasreekanth</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>ELECTROMIGRATION-AWARE INTEGRATED CIRCUIT DESIGN METHODS AND SYSTEMS</title><date>2017-04-27</date><risdate>2017</risdate><abstract>Disclosed are electromigration (EM)-aware integrated circuit (IC) design techniques, which consider EM early in the IC design process in order to generate, in a timely manner, an IC design that can be used to manufacture IC chips that will exhibit minimal EM fails for improved IC reliability. Specifically, prior to placement of library elements, EM-relevant information is acquired and used to define protected zones around at least some of the library elements. Once the protected zones are defined, the library elements are placed relative to power rails in a previously designed power delivery network (PDN) and this placement process is performed such that each library element is prevented from being placed in a protected zone around any other library element to avoid EM fails in the PDN. Optionally, this same EM-relevant information is used during subsequent synthesis of a clock distribution network to prevent EM fails therein.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2017116367A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
title ELECTROMIGRATION-AWARE INTEGRATED CIRCUIT DESIGN METHODS AND SYSTEMS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-28T13%3A51%3A55IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Bickford%20Jeanne%20P&rft.date=2017-04-27&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2017116367A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true