FLUSHING AND RESTORING CORE MEMORY CONTENT TO EXTERNAL MEMORY

A method and apparatus for flushing and restoring core memory content to and from, respectively, external memory are described. In one embodiment, the apparatus is an integrated circuit comprising a plurality of processor cores, the plurality of process cores including one core having a first memory...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Anati Ittai, Mishaeli Michael, Shafi Hisham, Berkovits Ariel, Shulman Nadav, Rehana Shani, Desai Sameer, Gendler Alexander
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Anati Ittai
Mishaeli Michael
Shafi Hisham
Berkovits Ariel
Shulman Nadav
Rehana Shani
Desai Sameer
Gendler Alexander
description A method and apparatus for flushing and restoring core memory content to and from, respectively, external memory are described. In one embodiment, the apparatus is an integrated circuit comprising a plurality of processor cores, the plurality of process cores including one core having a first memory operable to store data of the one core, the one core to store data from the first memory to a second memory located externally to the processor in response to receipt of a first indication that the one core is to transition from a first low power idle state to a second low power idle state and receipt of a second indication generated externally from the one core indicating that the one core is to store the data from the first memory to the second memory, locations in the second memory at which the data is stored being accessible by the one core and inaccessible by other processor cores in the IC; and a power management controller coupled to the plurality of cores and located outside the plurality of cores.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2016378660A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2016378660A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2016378660A13</originalsourceid><addsrcrecordid>eNrjZLB18wkN9vD0c1dw9HNRCHINDvEPAvGc_YNcFXxdff2DIoFsvxBXvxCFEH8F14gQ1yA_Rx-oFA8Da1piTnEqL5TmZlB2cw1x9tBNLciPTy0uSExOzUstiQ8NNjIwNDM2tzAzM3A0NCZOFQDzDysS</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>FLUSHING AND RESTORING CORE MEMORY CONTENT TO EXTERNAL MEMORY</title><source>esp@cenet</source><creator>Anati Ittai ; Mishaeli Michael ; Shafi Hisham ; Berkovits Ariel ; Shulman Nadav ; Rehana Shani ; Desai Sameer ; Gendler Alexander</creator><creatorcontrib>Anati Ittai ; Mishaeli Michael ; Shafi Hisham ; Berkovits Ariel ; Shulman Nadav ; Rehana Shani ; Desai Sameer ; Gendler Alexander</creatorcontrib><description>A method and apparatus for flushing and restoring core memory content to and from, respectively, external memory are described. In one embodiment, the apparatus is an integrated circuit comprising a plurality of processor cores, the plurality of process cores including one core having a first memory operable to store data of the one core, the one core to store data from the first memory to a second memory located externally to the processor in response to receipt of a first indication that the one core is to transition from a first low power idle state to a second low power idle state and receipt of a second indication generated externally from the one core indicating that the one core is to store the data from the first memory to the second memory, locations in the second memory at which the data is stored being accessible by the one core and inaccessible by other processor cores in the IC; and a power management controller coupled to the plurality of cores and located outside the plurality of cores.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20161229&amp;DB=EPODOC&amp;CC=US&amp;NR=2016378660A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20161229&amp;DB=EPODOC&amp;CC=US&amp;NR=2016378660A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Anati Ittai</creatorcontrib><creatorcontrib>Mishaeli Michael</creatorcontrib><creatorcontrib>Shafi Hisham</creatorcontrib><creatorcontrib>Berkovits Ariel</creatorcontrib><creatorcontrib>Shulman Nadav</creatorcontrib><creatorcontrib>Rehana Shani</creatorcontrib><creatorcontrib>Desai Sameer</creatorcontrib><creatorcontrib>Gendler Alexander</creatorcontrib><title>FLUSHING AND RESTORING CORE MEMORY CONTENT TO EXTERNAL MEMORY</title><description>A method and apparatus for flushing and restoring core memory content to and from, respectively, external memory are described. In one embodiment, the apparatus is an integrated circuit comprising a plurality of processor cores, the plurality of process cores including one core having a first memory operable to store data of the one core, the one core to store data from the first memory to a second memory located externally to the processor in response to receipt of a first indication that the one core is to transition from a first low power idle state to a second low power idle state and receipt of a second indication generated externally from the one core indicating that the one core is to store the data from the first memory to the second memory, locations in the second memory at which the data is stored being accessible by the one core and inaccessible by other processor cores in the IC; and a power management controller coupled to the plurality of cores and located outside the plurality of cores.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLB18wkN9vD0c1dw9HNRCHINDvEPAvGc_YNcFXxdff2DIoFsvxBXvxCFEH8F14gQ1yA_Rx-oFA8Da1piTnEqL5TmZlB2cw1x9tBNLciPTy0uSExOzUstiQ8NNjIwNDM2tzAzM3A0NCZOFQDzDysS</recordid><startdate>20161229</startdate><enddate>20161229</enddate><creator>Anati Ittai</creator><creator>Mishaeli Michael</creator><creator>Shafi Hisham</creator><creator>Berkovits Ariel</creator><creator>Shulman Nadav</creator><creator>Rehana Shani</creator><creator>Desai Sameer</creator><creator>Gendler Alexander</creator><scope>EVB</scope></search><sort><creationdate>20161229</creationdate><title>FLUSHING AND RESTORING CORE MEMORY CONTENT TO EXTERNAL MEMORY</title><author>Anati Ittai ; Mishaeli Michael ; Shafi Hisham ; Berkovits Ariel ; Shulman Nadav ; Rehana Shani ; Desai Sameer ; Gendler Alexander</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2016378660A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2016</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Anati Ittai</creatorcontrib><creatorcontrib>Mishaeli Michael</creatorcontrib><creatorcontrib>Shafi Hisham</creatorcontrib><creatorcontrib>Berkovits Ariel</creatorcontrib><creatorcontrib>Shulman Nadav</creatorcontrib><creatorcontrib>Rehana Shani</creatorcontrib><creatorcontrib>Desai Sameer</creatorcontrib><creatorcontrib>Gendler Alexander</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Anati Ittai</au><au>Mishaeli Michael</au><au>Shafi Hisham</au><au>Berkovits Ariel</au><au>Shulman Nadav</au><au>Rehana Shani</au><au>Desai Sameer</au><au>Gendler Alexander</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>FLUSHING AND RESTORING CORE MEMORY CONTENT TO EXTERNAL MEMORY</title><date>2016-12-29</date><risdate>2016</risdate><abstract>A method and apparatus for flushing and restoring core memory content to and from, respectively, external memory are described. In one embodiment, the apparatus is an integrated circuit comprising a plurality of processor cores, the plurality of process cores including one core having a first memory operable to store data of the one core, the one core to store data from the first memory to a second memory located externally to the processor in response to receipt of a first indication that the one core is to transition from a first low power idle state to a second low power idle state and receipt of a second indication generated externally from the one core indicating that the one core is to store the data from the first memory to the second memory, locations in the second memory at which the data is stored being accessible by the one core and inaccessible by other processor cores in the IC; and a power management controller coupled to the plurality of cores and located outside the plurality of cores.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2016378660A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title FLUSHING AND RESTORING CORE MEMORY CONTENT TO EXTERNAL MEMORY
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-18T23%3A22%3A19IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Anati%20Ittai&rft.date=2016-12-29&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2016378660A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true