METHODS FOR DESIGNING A LAYOUT OF A SEMICONDUCTOR DEVICE INCLUDING AT LEAST ONE RISK VIA

A method of designing a layout of a semiconductor device includes preparing a layout for a semiconductor integrated circuit, the preparing of the layout including providing lower and upper metal patterns and via patterns, which are vertically interposed between the lower and upper metal patterns, pe...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: KIM Byung-Moo, PAEK Seung Weon
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator KIM Byung-Moo
PAEK Seung Weon
description A method of designing a layout of a semiconductor device includes preparing a layout for a semiconductor integrated circuit, the preparing of the layout including providing lower and upper metal patterns and via patterns, which are vertically interposed between the lower and upper metal patterns, performing a retargeting process on the lower and upper metal patterns, classifying the via patterns to extract at least one risk via from the via patterns and changing a position of the risk via. During the changing of the position of the risk via, all of the via patterns, other than the risk via, are unchanged in position thereof. Related systems and computer program products are disclosed.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2016283634A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2016283634A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2016283634A13</originalsourceid><addsrcrecordid>eNrjZIjwdQ3x8HcJVnDzD1JwcQ32dPfz9HNXcFTwcYz0Dw1R8HcDsoNdfT2d_f1cQp1DwKrCPJ1dFTz9nH1CXcCKQxR8XB2DgYr9XBWCPIO9FcI8HXkYWNMSc4pTeaE0N4Oym2uIs4duakF-fGpxQWJyal5qSXxosJGBoZmRhbGZsYmjoTFxqgB5jzG2</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHODS FOR DESIGNING A LAYOUT OF A SEMICONDUCTOR DEVICE INCLUDING AT LEAST ONE RISK VIA</title><source>esp@cenet</source><creator>KIM Byung-Moo ; PAEK Seung Weon</creator><creatorcontrib>KIM Byung-Moo ; PAEK Seung Weon</creatorcontrib><description>A method of designing a layout of a semiconductor device includes preparing a layout for a semiconductor integrated circuit, the preparing of the layout including providing lower and upper metal patterns and via patterns, which are vertically interposed between the lower and upper metal patterns, performing a retargeting process on the lower and upper metal patterns, classifying the via patterns to extract at least one risk via from the via patterns and changing a position of the risk via. During the changing of the position of the risk via, all of the via patterns, other than the risk via, are unchanged in position thereof. Related systems and computer program products are disclosed.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160929&amp;DB=EPODOC&amp;CC=US&amp;NR=2016283634A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160929&amp;DB=EPODOC&amp;CC=US&amp;NR=2016283634A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KIM Byung-Moo</creatorcontrib><creatorcontrib>PAEK Seung Weon</creatorcontrib><title>METHODS FOR DESIGNING A LAYOUT OF A SEMICONDUCTOR DEVICE INCLUDING AT LEAST ONE RISK VIA</title><description>A method of designing a layout of a semiconductor device includes preparing a layout for a semiconductor integrated circuit, the preparing of the layout including providing lower and upper metal patterns and via patterns, which are vertically interposed between the lower and upper metal patterns, performing a retargeting process on the lower and upper metal patterns, classifying the via patterns to extract at least one risk via from the via patterns and changing a position of the risk via. During the changing of the position of the risk via, all of the via patterns, other than the risk via, are unchanged in position thereof. Related systems and computer program products are disclosed.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZIjwdQ3x8HcJVnDzD1JwcQ32dPfz9HNXcFTwcYz0Dw1R8HcDsoNdfT2d_f1cQp1DwKrCPJ1dFTz9nH1CXcCKQxR8XB2DgYr9XBWCPIO9FcI8HXkYWNMSc4pTeaE0N4Oym2uIs4duakF-fGpxQWJyal5qSXxosJGBoZmRhbGZsYmjoTFxqgB5jzG2</recordid><startdate>20160929</startdate><enddate>20160929</enddate><creator>KIM Byung-Moo</creator><creator>PAEK Seung Weon</creator><scope>EVB</scope></search><sort><creationdate>20160929</creationdate><title>METHODS FOR DESIGNING A LAYOUT OF A SEMICONDUCTOR DEVICE INCLUDING AT LEAST ONE RISK VIA</title><author>KIM Byung-Moo ; PAEK Seung Weon</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2016283634A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2016</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>KIM Byung-Moo</creatorcontrib><creatorcontrib>PAEK Seung Weon</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KIM Byung-Moo</au><au>PAEK Seung Weon</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHODS FOR DESIGNING A LAYOUT OF A SEMICONDUCTOR DEVICE INCLUDING AT LEAST ONE RISK VIA</title><date>2016-09-29</date><risdate>2016</risdate><abstract>A method of designing a layout of a semiconductor device includes preparing a layout for a semiconductor integrated circuit, the preparing of the layout including providing lower and upper metal patterns and via patterns, which are vertically interposed between the lower and upper metal patterns, performing a retargeting process on the lower and upper metal patterns, classifying the via patterns to extract at least one risk via from the via patterns and changing a position of the risk via. During the changing of the position of the risk via, all of the via patterns, other than the risk via, are unchanged in position thereof. Related systems and computer program products are disclosed.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2016283634A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
ELECTRICITY
PHYSICS
title METHODS FOR DESIGNING A LAYOUT OF A SEMICONDUCTOR DEVICE INCLUDING AT LEAST ONE RISK VIA
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-03T21%3A30%3A56IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KIM%20Byung-Moo&rft.date=2016-09-29&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2016283634A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true