Device And Method For Determining Timing Of A Measured Signal

The invention is a device for determining timing of a measured signal, the device comprising a plurality of flip-flop units (10), each having a clock signal input for receiving the measured signal (20) and a data input for receiving a secondary signal, and an evaluation module being adapted for eval...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: CSEREY GYORGY GABOR, RAK ADAM, JAKLI BALAZS GYORGY
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator CSEREY GYORGY GABOR
RAK ADAM
JAKLI BALAZS GYORGY
description The invention is a device for determining timing of a measured signal, the device comprising a plurality of flip-flop units (10), each having a clock signal input for receiving the measured signal (20) and a data input for receiving a secondary signal, and an evaluation module being adapted for evaluating outputs of the plurality flip-flop units (10), and the flip-flop units (10) are arranged on an FPGA architecture. The device according to the invention comprises an allocating module for allocating at least one path consisting of flip-flop units (10), wherein the measured signal (20) and the secondary signal are led to the flip-flop units (10) of the at least one path, and a calibration module being adapted for determining a time difference parameter of each flip-flop unit (10), the time difference parameter specifying for each flip-flop unit (10) a time difference between a period of time in which the measured signal (20) reaches the given flip-flop unit (10) from an input point of the measured signal and a period time in which the secondary signal reaches the given flip-flop unit (10) from an input point of the secondary signal, wherein the evaluation module is adapted for determining the timing of the measured signal from the output of the flip-flop units (10) located along the at least one path, on the basis of the time difference parameters. The invention is furthermore a method for determining timing of a measured signal.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2016109860A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2016109860A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2016109860A13</originalsourceid><addsrcrecordid>eNrjZLB1SS3LTE5VcMxLUfBNLcnIT1Fwyy9ScEktSS3KzczLzEtXCMnMBVH-aQqOQCWJxaVFqSkKwZnpeYk5PAysaYk5xam8UJqbQdnNNcTZQze1ID8-tbggMTk1L7UkPjTYyMDQzNDA0sLMwNHQmDhVABz5L40</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Device And Method For Determining Timing Of A Measured Signal</title><source>esp@cenet</source><creator>CSEREY GYORGY GABOR ; RAK ADAM ; JAKLI BALAZS GYORGY</creator><creatorcontrib>CSEREY GYORGY GABOR ; RAK ADAM ; JAKLI BALAZS GYORGY</creatorcontrib><description>The invention is a device for determining timing of a measured signal, the device comprising a plurality of flip-flop units (10), each having a clock signal input for receiving the measured signal (20) and a data input for receiving a secondary signal, and an evaluation module being adapted for evaluating outputs of the plurality flip-flop units (10), and the flip-flop units (10) are arranged on an FPGA architecture. The device according to the invention comprises an allocating module for allocating at least one path consisting of flip-flop units (10), wherein the measured signal (20) and the secondary signal are led to the flip-flop units (10) of the at least one path, and a calibration module being adapted for determining a time difference parameter of each flip-flop unit (10), the time difference parameter specifying for each flip-flop unit (10) a time difference between a period of time in which the measured signal (20) reaches the given flip-flop unit (10) from an input point of the measured signal and a period time in which the secondary signal reaches the given flip-flop unit (10) from an input point of the secondary signal, wherein the evaluation module is adapted for determining the timing of the measured signal from the output of the flip-flop units (10) located along the at least one path, on the basis of the time difference parameters. The invention is furthermore a method for determining timing of a measured signal.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS ; CODE CONVERSION IN GENERAL ; CODING ; DECODING ; ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; HOROLOGY ; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS ; PHYSICS ; PRINTED CIRCUITS ; PULSE TECHNIQUE ; TIME-INTERVAL MEASURING</subject><creationdate>2016</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160421&amp;DB=EPODOC&amp;CC=US&amp;NR=2016109860A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20160421&amp;DB=EPODOC&amp;CC=US&amp;NR=2016109860A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>CSEREY GYORGY GABOR</creatorcontrib><creatorcontrib>RAK ADAM</creatorcontrib><creatorcontrib>JAKLI BALAZS GYORGY</creatorcontrib><title>Device And Method For Determining Timing Of A Measured Signal</title><description>The invention is a device for determining timing of a measured signal, the device comprising a plurality of flip-flop units (10), each having a clock signal input for receiving the measured signal (20) and a data input for receiving a secondary signal, and an evaluation module being adapted for evaluating outputs of the plurality flip-flop units (10), and the flip-flop units (10) are arranged on an FPGA architecture. The device according to the invention comprises an allocating module for allocating at least one path consisting of flip-flop units (10), wherein the measured signal (20) and the secondary signal are led to the flip-flop units (10) of the at least one path, and a calibration module being adapted for determining a time difference parameter of each flip-flop unit (10), the time difference parameter specifying for each flip-flop unit (10) a time difference between a period of time in which the measured signal (20) reaches the given flip-flop unit (10) from an input point of the measured signal and a period time in which the secondary signal reaches the given flip-flop unit (10) from an input point of the secondary signal, wherein the evaluation module is adapted for determining the timing of the measured signal from the output of the flip-flop units (10) located along the at least one path, on the basis of the time difference parameters. The invention is furthermore a method for determining timing of a measured signal.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS</subject><subject>CODE CONVERSION IN GENERAL</subject><subject>CODING</subject><subject>DECODING</subject><subject>ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>HOROLOGY</subject><subject>MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS</subject><subject>PHYSICS</subject><subject>PRINTED CIRCUITS</subject><subject>PULSE TECHNIQUE</subject><subject>TIME-INTERVAL MEASURING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2016</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLB1SS3LTE5VcMxLUfBNLcnIT1Fwyy9ScEktSS3KzczLzEtXCMnMBVH-aQqOQCWJxaVFqSkKwZnpeYk5PAysaYk5xam8UJqbQdnNNcTZQze1ID8-tbggMTk1L7UkPjTYyMDQzNDA0sLMwNHQmDhVABz5L40</recordid><startdate>20160421</startdate><enddate>20160421</enddate><creator>CSEREY GYORGY GABOR</creator><creator>RAK ADAM</creator><creator>JAKLI BALAZS GYORGY</creator><scope>EVB</scope></search><sort><creationdate>20160421</creationdate><title>Device And Method For Determining Timing Of A Measured Signal</title><author>CSEREY GYORGY GABOR ; RAK ADAM ; JAKLI BALAZS GYORGY</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2016109860A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2016</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS</topic><topic>CODE CONVERSION IN GENERAL</topic><topic>CODING</topic><topic>DECODING</topic><topic>ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>HOROLOGY</topic><topic>MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS</topic><topic>PHYSICS</topic><topic>PRINTED CIRCUITS</topic><topic>PULSE TECHNIQUE</topic><topic>TIME-INTERVAL MEASURING</topic><toplevel>online_resources</toplevel><creatorcontrib>CSEREY GYORGY GABOR</creatorcontrib><creatorcontrib>RAK ADAM</creatorcontrib><creatorcontrib>JAKLI BALAZS GYORGY</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>CSEREY GYORGY GABOR</au><au>RAK ADAM</au><au>JAKLI BALAZS GYORGY</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Device And Method For Determining Timing Of A Measured Signal</title><date>2016-04-21</date><risdate>2016</risdate><abstract>The invention is a device for determining timing of a measured signal, the device comprising a plurality of flip-flop units (10), each having a clock signal input for receiving the measured signal (20) and a data input for receiving a secondary signal, and an evaluation module being adapted for evaluating outputs of the plurality flip-flop units (10), and the flip-flop units (10) are arranged on an FPGA architecture. The device according to the invention comprises an allocating module for allocating at least one path consisting of flip-flop units (10), wherein the measured signal (20) and the secondary signal are led to the flip-flop units (10) of the at least one path, and a calibration module being adapted for determining a time difference parameter of each flip-flop unit (10), the time difference parameter specifying for each flip-flop unit (10) a time difference between a period of time in which the measured signal (20) reaches the given flip-flop unit (10) from an input point of the measured signal and a period time in which the secondary signal reaches the given flip-flop unit (10) from an input point of the secondary signal, wherein the evaluation module is adapted for determining the timing of the measured signal from the output of the flip-flop units (10) located along the at least one path, on the basis of the time difference parameters. The invention is furthermore a method for determining timing of a measured signal.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2016109860A1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS
CODE CONVERSION IN GENERAL
CODING
DECODING
ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
HOROLOGY
MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
PHYSICS
PRINTED CIRCUITS
PULSE TECHNIQUE
TIME-INTERVAL MEASURING
title Device And Method For Determining Timing Of A Measured Signal
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-13T21%3A27%3A11IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=CSEREY%20GYORGY%20GABOR&rft.date=2016-04-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2016109860A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true