DT CAPACITOR WITH SILICIDE OUTER ELECTRODE AND/OR COMPRESSIVE STRESS LAYER, AND RELATED METHODS

Method of forming a deep trench capacitor are provided. The method may include forming a deep trench in a substrate; enlarging a width of a lower portion of the deep trench to be wider than a width of the rest of the deep trench; epitaxially forming a compressive stress layer in the lower portion of...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HO HERBERT L, DONATON RICARDO A, KRISHNAN RISHIKESH, BREIL NICOLAS L, KANG DONG HUN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HO HERBERT L
DONATON RICARDO A
KRISHNAN RISHIKESH
BREIL NICOLAS L
KANG DONG HUN
description Method of forming a deep trench capacitor are provided. The method may include forming a deep trench in a substrate; enlarging a width of a lower portion of the deep trench to be wider than a width of the rest of the deep trench; epitaxially forming a compressive stress layer in the lower portion of the deep trench; forming a metal-insulator-metal (MIM) stack within the lower portion of the deep trench; and filling a remaining portion of the deep trench with a semiconductor. Alternatively to forming the compressive stress layer or in addition thereto, a silicide may be formed by co-deposition of a refractory metal and silicon.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2015279925A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2015279925A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2015279925A13</originalsourceid><addsrcrecordid>eNqNykEKwjAQheFsXIh6hwG3ijZSpMuQjGQgNSWZKq5CkbgSLdT7YwsewNX7H3xzkQyDVo3SxD7AldhCJEeaDIJvGQOgQ83Bj1-dzW5E2tdNwBjpghB5KnDqhmEzAQjoFKOBGtl6E5di9uieQ179diHWJ2Rtt7l_pzz03T2_8ie1Ue6LUh6rSpaqOPynvgqVNAw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>DT CAPACITOR WITH SILICIDE OUTER ELECTRODE AND/OR COMPRESSIVE STRESS LAYER, AND RELATED METHODS</title><source>esp@cenet</source><creator>HO HERBERT L ; DONATON RICARDO A ; KRISHNAN RISHIKESH ; BREIL NICOLAS L ; KANG DONG HUN</creator><creatorcontrib>HO HERBERT L ; DONATON RICARDO A ; KRISHNAN RISHIKESH ; BREIL NICOLAS L ; KANG DONG HUN</creatorcontrib><description>Method of forming a deep trench capacitor are provided. The method may include forming a deep trench in a substrate; enlarging a width of a lower portion of the deep trench to be wider than a width of the rest of the deep trench; epitaxially forming a compressive stress layer in the lower portion of the deep trench; forming a metal-insulator-metal (MIM) stack within the lower portion of the deep trench; and filling a remaining portion of the deep trench with a semiconductor. Alternatively to forming the compressive stress layer or in addition thereto, a silicide may be formed by co-deposition of a refractory metal and silicon.</description><language>eng</language><subject>ELECTRICITY</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20151001&amp;DB=EPODOC&amp;CC=US&amp;NR=2015279925A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25566,76549</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20151001&amp;DB=EPODOC&amp;CC=US&amp;NR=2015279925A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HO HERBERT L</creatorcontrib><creatorcontrib>DONATON RICARDO A</creatorcontrib><creatorcontrib>KRISHNAN RISHIKESH</creatorcontrib><creatorcontrib>BREIL NICOLAS L</creatorcontrib><creatorcontrib>KANG DONG HUN</creatorcontrib><title>DT CAPACITOR WITH SILICIDE OUTER ELECTRODE AND/OR COMPRESSIVE STRESS LAYER, AND RELATED METHODS</title><description>Method of forming a deep trench capacitor are provided. The method may include forming a deep trench in a substrate; enlarging a width of a lower portion of the deep trench to be wider than a width of the rest of the deep trench; epitaxially forming a compressive stress layer in the lower portion of the deep trench; forming a metal-insulator-metal (MIM) stack within the lower portion of the deep trench; and filling a remaining portion of the deep trench with a semiconductor. Alternatively to forming the compressive stress layer or in addition thereto, a silicide may be formed by co-deposition of a refractory metal and silicon.</description><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNykEKwjAQheFsXIh6hwG3ijZSpMuQjGQgNSWZKq5CkbgSLdT7YwsewNX7H3xzkQyDVo3SxD7AldhCJEeaDIJvGQOgQ83Bj1-dzW5E2tdNwBjpghB5KnDqhmEzAQjoFKOBGtl6E5di9uieQ179diHWJ2Rtt7l_pzz03T2_8ie1Ue6LUh6rSpaqOPynvgqVNAw</recordid><startdate>20151001</startdate><enddate>20151001</enddate><creator>HO HERBERT L</creator><creator>DONATON RICARDO A</creator><creator>KRISHNAN RISHIKESH</creator><creator>BREIL NICOLAS L</creator><creator>KANG DONG HUN</creator><scope>EVB</scope></search><sort><creationdate>20151001</creationdate><title>DT CAPACITOR WITH SILICIDE OUTER ELECTRODE AND/OR COMPRESSIVE STRESS LAYER, AND RELATED METHODS</title><author>HO HERBERT L ; DONATON RICARDO A ; KRISHNAN RISHIKESH ; BREIL NICOLAS L ; KANG DONG HUN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2015279925A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>HO HERBERT L</creatorcontrib><creatorcontrib>DONATON RICARDO A</creatorcontrib><creatorcontrib>KRISHNAN RISHIKESH</creatorcontrib><creatorcontrib>BREIL NICOLAS L</creatorcontrib><creatorcontrib>KANG DONG HUN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HO HERBERT L</au><au>DONATON RICARDO A</au><au>KRISHNAN RISHIKESH</au><au>BREIL NICOLAS L</au><au>KANG DONG HUN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>DT CAPACITOR WITH SILICIDE OUTER ELECTRODE AND/OR COMPRESSIVE STRESS LAYER, AND RELATED METHODS</title><date>2015-10-01</date><risdate>2015</risdate><abstract>Method of forming a deep trench capacitor are provided. The method may include forming a deep trench in a substrate; enlarging a width of a lower portion of the deep trench to be wider than a width of the rest of the deep trench; epitaxially forming a compressive stress layer in the lower portion of the deep trench; forming a metal-insulator-metal (MIM) stack within the lower portion of the deep trench; and filling a remaining portion of the deep trench with a semiconductor. Alternatively to forming the compressive stress layer or in addition thereto, a silicide may be formed by co-deposition of a refractory metal and silicon.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2015279925A1
source esp@cenet
subjects ELECTRICITY
title DT CAPACITOR WITH SILICIDE OUTER ELECTRODE AND/OR COMPRESSIVE STRESS LAYER, AND RELATED METHODS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-18T04%3A11%3A57IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HO%20HERBERT%20L&rft.date=2015-10-01&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2015279925A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true