MULTIPLE DATA CHANNEL MEMORY MODULE ARCHITECTURE
The present invention is directed generally to systems and methods which provide a memory module having multiple data channels that are independently accessible (i.e., a multi-data channel memory module). According to one embodiment, the multi-data channel memory module enables a plurality of indepe...
Gespeichert in:
Hauptverfasser: | , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | DUGAN MICHAEL K BREWER TONY M ANDREWARTHA J. MICHAEL O'LEARY WILLIAM D |
description | The present invention is directed generally to systems and methods which provide a memory module having multiple data channels that are independently accessible (i.e., a multi-data channel memory module). According to one embodiment, the multi-data channel memory module enables a plurality of independent sub-cache-block accesses to be serviced simultaneously. In addition, the memory architecture also supports cache-block accesses. For instance, multiple ones of the data channels may be employed for servicing a cache-block access. In one embodiment a DIMM architecture that comprises multiple data channels is provided. Each data channel supports a sub-cache-block access, and multiple ones of the data channels may be used for supporting a cache-block access. The plurality of data channels to a given DIMM may be used simultaneously to support different, independent memory access operations. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2015206561A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2015206561A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2015206561A13</originalsourceid><addsrcrecordid>eNrjZDDwDfUJ8QzwcVVwcQxxVHD2cPTzc_VR8HX19Q-KVPD1dwkFSjkGOXt4hrg6h4QGufIwsKYl5hSn8kJpbgZlN9cQZw_d1IL8-NTigsTk1LzUkvjQYCMDQ1MjAzNTM0NHQ2PiVAEAzPonRA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>MULTIPLE DATA CHANNEL MEMORY MODULE ARCHITECTURE</title><source>esp@cenet</source><creator>DUGAN MICHAEL K ; BREWER TONY M ; ANDREWARTHA J. MICHAEL ; O'LEARY WILLIAM D</creator><creatorcontrib>DUGAN MICHAEL K ; BREWER TONY M ; ANDREWARTHA J. MICHAEL ; O'LEARY WILLIAM D</creatorcontrib><description>The present invention is directed generally to systems and methods which provide a memory module having multiple data channels that are independently accessible (i.e., a multi-data channel memory module). According to one embodiment, the multi-data channel memory module enables a plurality of independent sub-cache-block accesses to be serviced simultaneously. In addition, the memory architecture also supports cache-block accesses. For instance, multiple ones of the data channels may be employed for servicing a cache-block access. In one embodiment a DIMM architecture that comprises multiple data channels is provided. Each data channel supports a sub-cache-block access, and multiple ones of the data channels may be used for supporting a cache-block access. The plurality of data channels to a given DIMM may be used simultaneously to support different, independent memory access operations.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2015</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150723&DB=EPODOC&CC=US&NR=2015206561A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20150723&DB=EPODOC&CC=US&NR=2015206561A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>DUGAN MICHAEL K</creatorcontrib><creatorcontrib>BREWER TONY M</creatorcontrib><creatorcontrib>ANDREWARTHA J. MICHAEL</creatorcontrib><creatorcontrib>O'LEARY WILLIAM D</creatorcontrib><title>MULTIPLE DATA CHANNEL MEMORY MODULE ARCHITECTURE</title><description>The present invention is directed generally to systems and methods which provide a memory module having multiple data channels that are independently accessible (i.e., a multi-data channel memory module). According to one embodiment, the multi-data channel memory module enables a plurality of independent sub-cache-block accesses to be serviced simultaneously. In addition, the memory architecture also supports cache-block accesses. For instance, multiple ones of the data channels may be employed for servicing a cache-block access. In one embodiment a DIMM architecture that comprises multiple data channels is provided. Each data channel supports a sub-cache-block access, and multiple ones of the data channels may be used for supporting a cache-block access. The plurality of data channels to a given DIMM may be used simultaneously to support different, independent memory access operations.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2015</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZDDwDfUJ8QzwcVVwcQxxVHD2cPTzc_VR8HX19Q-KVPD1dwkFSjkGOXt4hrg6h4QGufIwsKYl5hSn8kJpbgZlN9cQZw_d1IL8-NTigsTk1LzUkvjQYCMDQ1MjAzNTM0NHQ2PiVAEAzPonRA</recordid><startdate>20150723</startdate><enddate>20150723</enddate><creator>DUGAN MICHAEL K</creator><creator>BREWER TONY M</creator><creator>ANDREWARTHA J. MICHAEL</creator><creator>O'LEARY WILLIAM D</creator><scope>EVB</scope></search><sort><creationdate>20150723</creationdate><title>MULTIPLE DATA CHANNEL MEMORY MODULE ARCHITECTURE</title><author>DUGAN MICHAEL K ; BREWER TONY M ; ANDREWARTHA J. MICHAEL ; O'LEARY WILLIAM D</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2015206561A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2015</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>DUGAN MICHAEL K</creatorcontrib><creatorcontrib>BREWER TONY M</creatorcontrib><creatorcontrib>ANDREWARTHA J. MICHAEL</creatorcontrib><creatorcontrib>O'LEARY WILLIAM D</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>DUGAN MICHAEL K</au><au>BREWER TONY M</au><au>ANDREWARTHA J. MICHAEL</au><au>O'LEARY WILLIAM D</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>MULTIPLE DATA CHANNEL MEMORY MODULE ARCHITECTURE</title><date>2015-07-23</date><risdate>2015</risdate><abstract>The present invention is directed generally to systems and methods which provide a memory module having multiple data channels that are independently accessible (i.e., a multi-data channel memory module). According to one embodiment, the multi-data channel memory module enables a plurality of independent sub-cache-block accesses to be serviced simultaneously. In addition, the memory architecture also supports cache-block accesses. For instance, multiple ones of the data channels may be employed for servicing a cache-block access. In one embodiment a DIMM architecture that comprises multiple data channels is provided. Each data channel supports a sub-cache-block access, and multiple ones of the data channels may be used for supporting a cache-block access. The plurality of data channels to a given DIMM may be used simultaneously to support different, independent memory access operations.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2015206561A1 |
source | esp@cenet |
subjects | INFORMATION STORAGE PHYSICS STATIC STORES |
title | MULTIPLE DATA CHANNEL MEMORY MODULE ARCHITECTURE |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T05%3A15%3A19IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=DUGAN%20MICHAEL%20K&rft.date=2015-07-23&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2015206561A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |