Multiple-Capture DFT System for Detecting or Locating Crossing Clock-Domain Faults During Scan-Test

A method for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in scan-test or self-test mode, where N>1, each clock domain having one capture clock and a plurality of scan cell...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HSU POING, WEN XIAQING, WANG LAUNG-TERNG
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HSU POING
WEN XIAQING
WANG LAUNG-TERNG
description A method for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in scan-test or self-test mode, where N>1, each clock domain having one capture clock and a plurality of scan cells, each capture clock comprising a plurality of capture clock pulses; said method comprising: (a) generating and shifting-in N test stimuli to all said scan cells within said N clock domains in said integrated circuit or circuit assembly during a shift-in operation; (b) applying an ordered sequence of capture clocks to all said scan cells within said N clock domains, the ordered sequence of capture clocks comprising at least a plurality of capture clock pulses from two or more selected capture clocks placed in a sequential order such that all clock domains are never triggered simultaneously during a capture operation; and (c) analyzing output responses of all said scan cells to locate any faults therein.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2014223251A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2014223251A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2014223251A13</originalsourceid><addsrcrecordid>eNqNjEEKwjAQRbtxIeodBlwHbKoHkMbiQlet6zKEqQTTJGSmC29vLR7A1X-f9_nrwt4nLy55UjUmmTKBaTpo3yw0whAzGBKy4sIT5nKLFheuc2RewEf7UiaO6AI0OJ8xmCl_VWsxqI5YtsVqQM-0--Wm2DeXrr4qSrEnTmgpkPSPVh_Ko9aVPpXnsvpv9QHkuT4N</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Multiple-Capture DFT System for Detecting or Locating Crossing Clock-Domain Faults During Scan-Test</title><source>esp@cenet</source><creator>HSU POING ; WEN XIAQING ; WANG LAUNG-TERNG</creator><creatorcontrib>HSU POING ; WEN XIAQING ; WANG LAUNG-TERNG</creatorcontrib><description>A method for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in scan-test or self-test mode, where N&gt;1, each clock domain having one capture clock and a plurality of scan cells, each capture clock comprising a plurality of capture clock pulses; said method comprising: (a) generating and shifting-in N test stimuli to all said scan cells within said N clock domains in said integrated circuit or circuit assembly during a shift-in operation; (b) applying an ordered sequence of capture clocks to all said scan cells within said N clock domains, the ordered sequence of capture clocks comprising at least a plurality of capture clock pulses from two or more selected capture clocks placed in a sequential order such that all clock domains are never triggered simultaneously during a capture operation; and (c) analyzing output responses of all said scan cells to locate any faults therein.</description><language>eng</language><subject>MEASURING ; MEASURING ELECTRIC VARIABLES ; MEASURING MAGNETIC VARIABLES ; PHYSICS ; TESTING</subject><creationdate>2014</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20140807&amp;DB=EPODOC&amp;CC=US&amp;NR=2014223251A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76290</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20140807&amp;DB=EPODOC&amp;CC=US&amp;NR=2014223251A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HSU POING</creatorcontrib><creatorcontrib>WEN XIAQING</creatorcontrib><creatorcontrib>WANG LAUNG-TERNG</creatorcontrib><title>Multiple-Capture DFT System for Detecting or Locating Crossing Clock-Domain Faults During Scan-Test</title><description>A method for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in scan-test or self-test mode, where N&gt;1, each clock domain having one capture clock and a plurality of scan cells, each capture clock comprising a plurality of capture clock pulses; said method comprising: (a) generating and shifting-in N test stimuli to all said scan cells within said N clock domains in said integrated circuit or circuit assembly during a shift-in operation; (b) applying an ordered sequence of capture clocks to all said scan cells within said N clock domains, the ordered sequence of capture clocks comprising at least a plurality of capture clock pulses from two or more selected capture clocks placed in a sequential order such that all clock domains are never triggered simultaneously during a capture operation; and (c) analyzing output responses of all said scan cells to locate any faults therein.</description><subject>MEASURING</subject><subject>MEASURING ELECTRIC VARIABLES</subject><subject>MEASURING MAGNETIC VARIABLES</subject><subject>PHYSICS</subject><subject>TESTING</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2014</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjEEKwjAQRbtxIeodBlwHbKoHkMbiQlet6zKEqQTTJGSmC29vLR7A1X-f9_nrwt4nLy55UjUmmTKBaTpo3yw0whAzGBKy4sIT5nKLFheuc2RewEf7UiaO6AI0OJ8xmCl_VWsxqI5YtsVqQM-0--Wm2DeXrr4qSrEnTmgpkPSPVh_Ko9aVPpXnsvpv9QHkuT4N</recordid><startdate>20140807</startdate><enddate>20140807</enddate><creator>HSU POING</creator><creator>WEN XIAQING</creator><creator>WANG LAUNG-TERNG</creator><scope>EVB</scope></search><sort><creationdate>20140807</creationdate><title>Multiple-Capture DFT System for Detecting or Locating Crossing Clock-Domain Faults During Scan-Test</title><author>HSU POING ; WEN XIAQING ; WANG LAUNG-TERNG</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2014223251A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2014</creationdate><topic>MEASURING</topic><topic>MEASURING ELECTRIC VARIABLES</topic><topic>MEASURING MAGNETIC VARIABLES</topic><topic>PHYSICS</topic><topic>TESTING</topic><toplevel>online_resources</toplevel><creatorcontrib>HSU POING</creatorcontrib><creatorcontrib>WEN XIAQING</creatorcontrib><creatorcontrib>WANG LAUNG-TERNG</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HSU POING</au><au>WEN XIAQING</au><au>WANG LAUNG-TERNG</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Multiple-Capture DFT System for Detecting or Locating Crossing Clock-Domain Faults During Scan-Test</title><date>2014-08-07</date><risdate>2014</risdate><abstract>A method for providing ordered capture clocks to detect or locate faults within N clock domains and faults crossing any two clock domains in an integrated circuit or circuit assembly in scan-test or self-test mode, where N&gt;1, each clock domain having one capture clock and a plurality of scan cells, each capture clock comprising a plurality of capture clock pulses; said method comprising: (a) generating and shifting-in N test stimuli to all said scan cells within said N clock domains in said integrated circuit or circuit assembly during a shift-in operation; (b) applying an ordered sequence of capture clocks to all said scan cells within said N clock domains, the ordered sequence of capture clocks comprising at least a plurality of capture clock pulses from two or more selected capture clocks placed in a sequential order such that all clock domains are never triggered simultaneously during a capture operation; and (c) analyzing output responses of all said scan cells to locate any faults therein.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2014223251A1
source esp@cenet
subjects MEASURING
MEASURING ELECTRIC VARIABLES
MEASURING MAGNETIC VARIABLES
PHYSICS
TESTING
title Multiple-Capture DFT System for Detecting or Locating Crossing Clock-Domain Faults During Scan-Test
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-03T06%3A21%3A30IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HSU%20POING&rft.date=2014-08-07&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2014223251A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true