APPARATUS AND METHOD THEREOF FOR CLOCK AND DATA RECOVERY OF N-PAM ENCODED SIGNALS USING A CONVENTIONAL 2-PAM CDR CIRCUIT

An interface circuit for enabling clock and data recovery (CDR) of N-level pulse amplitude modulation (N-PAM) modulated data streams using a 2-PAM CDR circuit. The circuit comprises a number of N−1 comparators for comparing an input data stream to N−1 configurable thresholds, the input data stream i...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: SLEZAK YARON, VEYTSMAN GENADY
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator SLEZAK YARON
VEYTSMAN GENADY
description An interface circuit for enabling clock and data recovery (CDR) of N-level pulse amplitude modulation (N-PAM) modulated data streams using a 2-PAM CDR circuit. The circuit comprises a number of N−1 comparators for comparing an input data stream to N−1 configurable thresholds, the input data stream is N-PAM modulated and the N−1 configurable thresholds are N−1 different voltage levels; a number of N−1 of edge detectors respectively connected to the N−1 comparators for detecting transitions from one logic value to another logic value, N is a discrete number greater than two; and a determination unit for determining if the detected transitions is any one of a major transition and a minor transition and asserting a transition signal if only a major transition or a minor transition has occurred, the transition signal is fed into a 2-PAM CDR circuit and utilized for recovering a clock signal of the input data stream.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2011311008A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2011311008A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2011311008A13</originalsourceid><addsrcrecordid>eNqNjMEKgkAURd20iOofHrQWHNu0fbx56pDOk5lRaCUS0ypKsEWfn0gf0OrCOYe7TT7YtugwdB7Qamg4VKIhVOxYCijEAdVCl1VqDAiOSXp2V1i0TVtsgC2JZg3elBZrD503tgQEEtuzDUYWCvmakl7-jKPOhH2yuY-POR5-u0uOBQeq0ji9hjhP4y0-43vofJ4pdVIqy86oTv9VX_kaOec</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>APPARATUS AND METHOD THEREOF FOR CLOCK AND DATA RECOVERY OF N-PAM ENCODED SIGNALS USING A CONVENTIONAL 2-PAM CDR CIRCUIT</title><source>esp@cenet</source><creator>SLEZAK YARON ; VEYTSMAN GENADY</creator><creatorcontrib>SLEZAK YARON ; VEYTSMAN GENADY</creatorcontrib><description>An interface circuit for enabling clock and data recovery (CDR) of N-level pulse amplitude modulation (N-PAM) modulated data streams using a 2-PAM CDR circuit. The circuit comprises a number of N−1 comparators for comparing an input data stream to N−1 configurable thresholds, the input data stream is N-PAM modulated and the N−1 configurable thresholds are N−1 different voltage levels; a number of N−1 of edge detectors respectively connected to the N−1 comparators for detecting transitions from one logic value to another logic value, N is a discrete number greater than two; and a determination unit for determining if the detected transitions is any one of a major transition and a minor transition and asserting a transition signal if only a major transition or a minor transition has occurred, the transition signal is fed into a 2-PAM CDR circuit and utilized for recovering a clock signal of the input data stream.</description><language>eng</language><subject>BASIC ELECTRONIC CIRCUITRY ; ELECTRICITY ; PULSE TECHNIQUE</subject><creationdate>2011</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20111222&amp;DB=EPODOC&amp;CC=US&amp;NR=2011311008A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20111222&amp;DB=EPODOC&amp;CC=US&amp;NR=2011311008A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>SLEZAK YARON</creatorcontrib><creatorcontrib>VEYTSMAN GENADY</creatorcontrib><title>APPARATUS AND METHOD THEREOF FOR CLOCK AND DATA RECOVERY OF N-PAM ENCODED SIGNALS USING A CONVENTIONAL 2-PAM CDR CIRCUIT</title><description>An interface circuit for enabling clock and data recovery (CDR) of N-level pulse amplitude modulation (N-PAM) modulated data streams using a 2-PAM CDR circuit. The circuit comprises a number of N−1 comparators for comparing an input data stream to N−1 configurable thresholds, the input data stream is N-PAM modulated and the N−1 configurable thresholds are N−1 different voltage levels; a number of N−1 of edge detectors respectively connected to the N−1 comparators for detecting transitions from one logic value to another logic value, N is a discrete number greater than two; and a determination unit for determining if the detected transitions is any one of a major transition and a minor transition and asserting a transition signal if only a major transition or a minor transition has occurred, the transition signal is fed into a 2-PAM CDR circuit and utilized for recovering a clock signal of the input data stream.</description><subject>BASIC ELECTRONIC CIRCUITRY</subject><subject>ELECTRICITY</subject><subject>PULSE TECHNIQUE</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2011</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjMEKgkAURd20iOofHrQWHNu0fbx56pDOk5lRaCUS0ypKsEWfn0gf0OrCOYe7TT7YtugwdB7Qamg4VKIhVOxYCijEAdVCl1VqDAiOSXp2V1i0TVtsgC2JZg3elBZrD503tgQEEtuzDUYWCvmakl7-jKPOhH2yuY-POR5-u0uOBQeq0ji9hjhP4y0-43vofJ4pdVIqy86oTv9VX_kaOec</recordid><startdate>20111222</startdate><enddate>20111222</enddate><creator>SLEZAK YARON</creator><creator>VEYTSMAN GENADY</creator><scope>EVB</scope></search><sort><creationdate>20111222</creationdate><title>APPARATUS AND METHOD THEREOF FOR CLOCK AND DATA RECOVERY OF N-PAM ENCODED SIGNALS USING A CONVENTIONAL 2-PAM CDR CIRCUIT</title><author>SLEZAK YARON ; VEYTSMAN GENADY</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2011311008A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2011</creationdate><topic>BASIC ELECTRONIC CIRCUITRY</topic><topic>ELECTRICITY</topic><topic>PULSE TECHNIQUE</topic><toplevel>online_resources</toplevel><creatorcontrib>SLEZAK YARON</creatorcontrib><creatorcontrib>VEYTSMAN GENADY</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>SLEZAK YARON</au><au>VEYTSMAN GENADY</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>APPARATUS AND METHOD THEREOF FOR CLOCK AND DATA RECOVERY OF N-PAM ENCODED SIGNALS USING A CONVENTIONAL 2-PAM CDR CIRCUIT</title><date>2011-12-22</date><risdate>2011</risdate><abstract>An interface circuit for enabling clock and data recovery (CDR) of N-level pulse amplitude modulation (N-PAM) modulated data streams using a 2-PAM CDR circuit. The circuit comprises a number of N−1 comparators for comparing an input data stream to N−1 configurable thresholds, the input data stream is N-PAM modulated and the N−1 configurable thresholds are N−1 different voltage levels; a number of N−1 of edge detectors respectively connected to the N−1 comparators for detecting transitions from one logic value to another logic value, N is a discrete number greater than two; and a determination unit for determining if the detected transitions is any one of a major transition and a minor transition and asserting a transition signal if only a major transition or a minor transition has occurred, the transition signal is fed into a 2-PAM CDR circuit and utilized for recovering a clock signal of the input data stream.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2011311008A1
source esp@cenet
subjects BASIC ELECTRONIC CIRCUITRY
ELECTRICITY
PULSE TECHNIQUE
title APPARATUS AND METHOD THEREOF FOR CLOCK AND DATA RECOVERY OF N-PAM ENCODED SIGNALS USING A CONVENTIONAL 2-PAM CDR CIRCUIT
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T11%3A15%3A24IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=SLEZAK%20YARON&rft.date=2011-12-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2011311008A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true