Method and Apparatus for SRAM Macro Sparing in Computer Chips

SRAM macro sparing allows for full chip function despite the loss of one or more SRAM macros. The controls and data flow for any single macro within a protected group are made available to the spare or spares for that group. This allows a defective or failed SRAM macro to be shut off and replaced by...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: BRONSON TIMOTHY CARL, TRONG HUYNH HIEU, DRAPALA GARRETT, MEANEY PATRICK JAMES
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator BRONSON TIMOTHY CARL
TRONG HUYNH HIEU
DRAPALA GARRETT
MEANEY PATRICK JAMES
description SRAM macro sparing allows for full chip function despite the loss of one or more SRAM macros. The controls and data flow for any single macro within a protected group are made available to the spare or spares for that group. This allows a defective or failed SRAM macro to be shut off and replaced by a spare macro, dramatically increasing manufacturing yield and decreasing field replacement rates. The larger the protected group, the fewer the number of spares required for similar improvements in yield, but also the more difficult the task of making all the controls and dataflow available to the spare(s). In the case of the Level 2 Cache chip for the planned IBM Z6 computer, there are 4 protected groups with 192 SRAM macros per group. Each protected group is supplanted with an additional 2 spare SRAM macros, along with sparing controls and dataflow that allow either spare to replace any of the 192 protected SRAM macros.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2009106607A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2009106607A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2009106607A13</originalsourceid><addsrcrecordid>eNrjZLD1TS3JyE9RSMxLUXAsKEgsSiwpLVZIyy9SCA5y9FXwTUwuylcIBopn5qUrZOYpOOfnFpSWpBYpOGdkFhTzMLCmJeYUp_JCaW4GZTfXEGcP3dSC_PjU4oLE5NS81JL40GAjAwNLQwMzMwNzR0Nj4lQBAEIcL9g</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and Apparatus for SRAM Macro Sparing in Computer Chips</title><source>esp@cenet</source><creator>BRONSON TIMOTHY CARL ; TRONG HUYNH HIEU ; DRAPALA GARRETT ; MEANEY PATRICK JAMES</creator><creatorcontrib>BRONSON TIMOTHY CARL ; TRONG HUYNH HIEU ; DRAPALA GARRETT ; MEANEY PATRICK JAMES</creatorcontrib><description>SRAM macro sparing allows for full chip function despite the loss of one or more SRAM macros. The controls and data flow for any single macro within a protected group are made available to the spare or spares for that group. This allows a defective or failed SRAM macro to be shut off and replaced by a spare macro, dramatically increasing manufacturing yield and decreasing field replacement rates. The larger the protected group, the fewer the number of spares required for similar improvements in yield, but also the more difficult the task of making all the controls and dataflow available to the spare(s). In the case of the Level 2 Cache chip for the planned IBM Z6 computer, there are 4 protected groups with 192 SRAM macros per group. Each protected group is supplanted with an additional 2 spare SRAM macros, along with sparing controls and dataflow that allow either spare to replace any of the 192 protected SRAM macros.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20090423&amp;DB=EPODOC&amp;CC=US&amp;NR=2009106607A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20090423&amp;DB=EPODOC&amp;CC=US&amp;NR=2009106607A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>BRONSON TIMOTHY CARL</creatorcontrib><creatorcontrib>TRONG HUYNH HIEU</creatorcontrib><creatorcontrib>DRAPALA GARRETT</creatorcontrib><creatorcontrib>MEANEY PATRICK JAMES</creatorcontrib><title>Method and Apparatus for SRAM Macro Sparing in Computer Chips</title><description>SRAM macro sparing allows for full chip function despite the loss of one or more SRAM macros. The controls and data flow for any single macro within a protected group are made available to the spare or spares for that group. This allows a defective or failed SRAM macro to be shut off and replaced by a spare macro, dramatically increasing manufacturing yield and decreasing field replacement rates. The larger the protected group, the fewer the number of spares required for similar improvements in yield, but also the more difficult the task of making all the controls and dataflow available to the spare(s). In the case of the Level 2 Cache chip for the planned IBM Z6 computer, there are 4 protected groups with 192 SRAM macros per group. Each protected group is supplanted with an additional 2 spare SRAM macros, along with sparing controls and dataflow that allow either spare to replace any of the 192 protected SRAM macros.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLD1TS3JyE9RSMxLUXAsKEgsSiwpLVZIyy9SCA5y9FXwTUwuylcIBopn5qUrZOYpOOfnFpSWpBYpOGdkFhTzMLCmJeYUp_JCaW4GZTfXEGcP3dSC_PjU4oLE5NS81JL40GAjAwNLQwMzMwNzR0Nj4lQBAEIcL9g</recordid><startdate>20090423</startdate><enddate>20090423</enddate><creator>BRONSON TIMOTHY CARL</creator><creator>TRONG HUYNH HIEU</creator><creator>DRAPALA GARRETT</creator><creator>MEANEY PATRICK JAMES</creator><scope>EVB</scope></search><sort><creationdate>20090423</creationdate><title>Method and Apparatus for SRAM Macro Sparing in Computer Chips</title><author>BRONSON TIMOTHY CARL ; TRONG HUYNH HIEU ; DRAPALA GARRETT ; MEANEY PATRICK JAMES</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2009106607A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>BRONSON TIMOTHY CARL</creatorcontrib><creatorcontrib>TRONG HUYNH HIEU</creatorcontrib><creatorcontrib>DRAPALA GARRETT</creatorcontrib><creatorcontrib>MEANEY PATRICK JAMES</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>BRONSON TIMOTHY CARL</au><au>TRONG HUYNH HIEU</au><au>DRAPALA GARRETT</au><au>MEANEY PATRICK JAMES</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and Apparatus for SRAM Macro Sparing in Computer Chips</title><date>2009-04-23</date><risdate>2009</risdate><abstract>SRAM macro sparing allows for full chip function despite the loss of one or more SRAM macros. The controls and data flow for any single macro within a protected group are made available to the spare or spares for that group. This allows a defective or failed SRAM macro to be shut off and replaced by a spare macro, dramatically increasing manufacturing yield and decreasing field replacement rates. The larger the protected group, the fewer the number of spares required for similar improvements in yield, but also the more difficult the task of making all the controls and dataflow available to the spare(s). In the case of the Level 2 Cache chip for the planned IBM Z6 computer, there are 4 protected groups with 192 SRAM macros per group. Each protected group is supplanted with an additional 2 spare SRAM macros, along with sparing controls and dataflow that allow either spare to replace any of the 192 protected SRAM macros.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2009106607A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Method and Apparatus for SRAM Macro Sparing in Computer Chips
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-21T08%3A47%3A00IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=BRONSON%20TIMOTHY%20CARL&rft.date=2009-04-23&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2009106607A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true