System and Method of Testing using Test Pattern Re-Execution in Varying Timing Scenarios for Processor Design Verification and Validation
A system and method processor testing using test pattern re-execution is presented. A processor re-executes test patterns using different timing scenarios in order to reduce test pattern build time and increase system test coverage. The invention described herein varies initial states of a processor...
Gespeichert in:
Hauptverfasser: | , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | HATTI SUNIL SURESH NANJUNDIAH BHAVANI SHRINGARI DUSANAPUDI MANOJ BUSSA VINOD MOHARIL RAHUL SHARAD KAPOOR SHAKTI |
description | A system and method processor testing using test pattern re-execution is presented. A processor re-executes test patterns using different timing scenarios in order to reduce test pattern build time and increase system test coverage. The invention described herein varies initial states of a processor's memory (cache, TLB, SLB, etc.) that, in turn, varies the timing scenarios when re-executing test patterns. By re-executing the test patterns instead of rebuilding new test patterns, verification quality is improved since more time is available for execution, verification and validation. In addition, since the test patterns result in the same final state, the invention described herein also simplifies error checking. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2009024892A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2009024892A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2009024892A13</originalsourceid><addsrcrecordid>eNqNjUELgkAQhb10iOo_DHQWzDrkMcroEkiaV1nWWRvQXdlZIX9C_zpX-gFd5s2D7723DD75yA47ELqGO7qXqcEoKJAd6QYG9tc7yIRzaDU8MEzfKAdHRgNpKIUdZ4g6L7lELSwZBmUsZNZIZJ6-CzI1E42WFEkxp_1mKVqqZ7sOFkq0jJufroLtNS3OtxB7UyH3YmpGVz3zOIqSKD4ck_i02_9HfQHaY0z8</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>System and Method of Testing using Test Pattern Re-Execution in Varying Timing Scenarios for Processor Design Verification and Validation</title><source>esp@cenet</source><creator>HATTI SUNIL SURESH ; NANJUNDIAH BHAVANI SHRINGARI ; DUSANAPUDI MANOJ ; BUSSA VINOD ; MOHARIL RAHUL SHARAD ; KAPOOR SHAKTI</creator><creatorcontrib>HATTI SUNIL SURESH ; NANJUNDIAH BHAVANI SHRINGARI ; DUSANAPUDI MANOJ ; BUSSA VINOD ; MOHARIL RAHUL SHARAD ; KAPOOR SHAKTI</creatorcontrib><description>A system and method processor testing using test pattern re-execution is presented. A processor re-executes test patterns using different timing scenarios in order to reduce test pattern build time and increase system test coverage. The invention described herein varies initial states of a processor's memory (cache, TLB, SLB, etc.) that, in turn, varies the timing scenarios when re-executing test patterns. By re-executing the test patterns instead of rebuilding new test patterns, verification quality is improved since more time is available for execution, verification and validation. In addition, since the test patterns result in the same final state, the invention described herein also simplifies error checking.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; PHYSICS</subject><creationdate>2009</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20090122&DB=EPODOC&CC=US&NR=2009024892A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20090122&DB=EPODOC&CC=US&NR=2009024892A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HATTI SUNIL SURESH</creatorcontrib><creatorcontrib>NANJUNDIAH BHAVANI SHRINGARI</creatorcontrib><creatorcontrib>DUSANAPUDI MANOJ</creatorcontrib><creatorcontrib>BUSSA VINOD</creatorcontrib><creatorcontrib>MOHARIL RAHUL SHARAD</creatorcontrib><creatorcontrib>KAPOOR SHAKTI</creatorcontrib><title>System and Method of Testing using Test Pattern Re-Execution in Varying Timing Scenarios for Processor Design Verification and Validation</title><description>A system and method processor testing using test pattern re-execution is presented. A processor re-executes test patterns using different timing scenarios in order to reduce test pattern build time and increase system test coverage. The invention described herein varies initial states of a processor's memory (cache, TLB, SLB, etc.) that, in turn, varies the timing scenarios when re-executing test patterns. By re-executing the test patterns instead of rebuilding new test patterns, verification quality is improved since more time is available for execution, verification and validation. In addition, since the test patterns result in the same final state, the invention described herein also simplifies error checking.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>PHYSICS</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2009</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjUELgkAQhb10iOo_DHQWzDrkMcroEkiaV1nWWRvQXdlZIX9C_zpX-gFd5s2D7723DD75yA47ELqGO7qXqcEoKJAd6QYG9tc7yIRzaDU8MEzfKAdHRgNpKIUdZ4g6L7lELSwZBmUsZNZIZJ6-CzI1E42WFEkxp_1mKVqqZ7sOFkq0jJufroLtNS3OtxB7UyH3YmpGVz3zOIqSKD4ck_i02_9HfQHaY0z8</recordid><startdate>20090122</startdate><enddate>20090122</enddate><creator>HATTI SUNIL SURESH</creator><creator>NANJUNDIAH BHAVANI SHRINGARI</creator><creator>DUSANAPUDI MANOJ</creator><creator>BUSSA VINOD</creator><creator>MOHARIL RAHUL SHARAD</creator><creator>KAPOOR SHAKTI</creator><scope>EVB</scope></search><sort><creationdate>20090122</creationdate><title>System and Method of Testing using Test Pattern Re-Execution in Varying Timing Scenarios for Processor Design Verification and Validation</title><author>HATTI SUNIL SURESH ; NANJUNDIAH BHAVANI SHRINGARI ; DUSANAPUDI MANOJ ; BUSSA VINOD ; MOHARIL RAHUL SHARAD ; KAPOOR SHAKTI</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2009024892A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2009</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>PHYSICS</topic><toplevel>online_resources</toplevel><creatorcontrib>HATTI SUNIL SURESH</creatorcontrib><creatorcontrib>NANJUNDIAH BHAVANI SHRINGARI</creatorcontrib><creatorcontrib>DUSANAPUDI MANOJ</creatorcontrib><creatorcontrib>BUSSA VINOD</creatorcontrib><creatorcontrib>MOHARIL RAHUL SHARAD</creatorcontrib><creatorcontrib>KAPOOR SHAKTI</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HATTI SUNIL SURESH</au><au>NANJUNDIAH BHAVANI SHRINGARI</au><au>DUSANAPUDI MANOJ</au><au>BUSSA VINOD</au><au>MOHARIL RAHUL SHARAD</au><au>KAPOOR SHAKTI</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>System and Method of Testing using Test Pattern Re-Execution in Varying Timing Scenarios for Processor Design Verification and Validation</title><date>2009-01-22</date><risdate>2009</risdate><abstract>A system and method processor testing using test pattern re-execution is presented. A processor re-executes test patterns using different timing scenarios in order to reduce test pattern build time and increase system test coverage. The invention described herein varies initial states of a processor's memory (cache, TLB, SLB, etc.) that, in turn, varies the timing scenarios when re-executing test patterns. By re-executing the test patterns instead of rebuilding new test patterns, verification quality is improved since more time is available for execution, verification and validation. In addition, since the test patterns result in the same final state, the invention described herein also simplifies error checking.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2009024892A1 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING PHYSICS |
title | System and Method of Testing using Test Pattern Re-Execution in Varying Timing Scenarios for Processor Design Verification and Validation |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-19T05%3A11%3A29IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HATTI%20SUNIL%20SURESH&rft.date=2009-01-22&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2009024892A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |