Checkerboard deep trench dynamic random access memory cell array layout

A checkerboard deep trench dynamic random access memory cell array layout is disclosed, which includes a substrate, a plurality of gate conductor lines disposed on the substrate, a plurality of checkerboard-arranged and staggered deep trench capacitor structures embedded in the substrate under the g...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: LIAO SHIAN-HAU, LEE CHUNG-YUAN, LEE TZUNG-HAN, CHENG CHIEN-LI, YANG CHIN-TIEN
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator LIAO SHIAN-HAU
LEE CHUNG-YUAN
LEE TZUNG-HAN
CHENG CHIEN-LI
YANG CHIN-TIEN
description A checkerboard deep trench dynamic random access memory cell array layout is disclosed, which includes a substrate, a plurality of gate conductor lines disposed on the substrate, a plurality of checkerboard-arranged and staggered deep trench capacitor structures embedded in the substrate under the gate conductor lines, and a plurality of active areas formed in the substrate under the gate conductor lines, alternatively arranged with the deep trench capacitor structures, and electrically connected with an adjacent deep trench capacitor structure. The width of the parts of the gate conductor lines above the deep trench capacitor structures is narrower than that of the parts of the gate conductor lines above the active areas.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2008251827A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2008251827A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2008251827A13</originalsourceid><addsrcrecordid>eNqNyrsKwkAQBdA0FqL-w4C1kKyIaSX46NU6jLNXIu6L2bXYv7fxA6xOc-bNeZggb-gjslqyQKKiCDKRrYH9S0g52OiJRZAzefiolQTOEatyJcc1fsqymT3ZZax-Lpr16XgbLhukOCInFgSU8X41bdubXdeb_aHb_re-PWw09Q</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Checkerboard deep trench dynamic random access memory cell array layout</title><source>esp@cenet</source><creator>LIAO SHIAN-HAU ; LEE CHUNG-YUAN ; LEE TZUNG-HAN ; CHENG CHIEN-LI ; YANG CHIN-TIEN</creator><creatorcontrib>LIAO SHIAN-HAU ; LEE CHUNG-YUAN ; LEE TZUNG-HAN ; CHENG CHIEN-LI ; YANG CHIN-TIEN</creatorcontrib><description>A checkerboard deep trench dynamic random access memory cell array layout is disclosed, which includes a substrate, a plurality of gate conductor lines disposed on the substrate, a plurality of checkerboard-arranged and staggered deep trench capacitor structures embedded in the substrate under the gate conductor lines, and a plurality of active areas formed in the substrate under the gate conductor lines, alternatively arranged with the deep trench capacitor structures, and electrically connected with an adjacent deep trench capacitor structure. The width of the parts of the gate conductor lines above the deep trench capacitor structures is narrower than that of the parts of the gate conductor lines above the active areas.</description><language>eng</language><subject>ELECTRICITY</subject><creationdate>2008</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20081016&amp;DB=EPODOC&amp;CC=US&amp;NR=2008251827A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20081016&amp;DB=EPODOC&amp;CC=US&amp;NR=2008251827A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>LIAO SHIAN-HAU</creatorcontrib><creatorcontrib>LEE CHUNG-YUAN</creatorcontrib><creatorcontrib>LEE TZUNG-HAN</creatorcontrib><creatorcontrib>CHENG CHIEN-LI</creatorcontrib><creatorcontrib>YANG CHIN-TIEN</creatorcontrib><title>Checkerboard deep trench dynamic random access memory cell array layout</title><description>A checkerboard deep trench dynamic random access memory cell array layout is disclosed, which includes a substrate, a plurality of gate conductor lines disposed on the substrate, a plurality of checkerboard-arranged and staggered deep trench capacitor structures embedded in the substrate under the gate conductor lines, and a plurality of active areas formed in the substrate under the gate conductor lines, alternatively arranged with the deep trench capacitor structures, and electrically connected with an adjacent deep trench capacitor structure. The width of the parts of the gate conductor lines above the deep trench capacitor structures is narrower than that of the parts of the gate conductor lines above the active areas.</description><subject>ELECTRICITY</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2008</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrsKwkAQBdA0FqL-w4C1kKyIaSX46NU6jLNXIu6L2bXYv7fxA6xOc-bNeZggb-gjslqyQKKiCDKRrYH9S0g52OiJRZAzefiolQTOEatyJcc1fsqymT3ZZax-Lpr16XgbLhukOCInFgSU8X41bdubXdeb_aHb_re-PWw09Q</recordid><startdate>20081016</startdate><enddate>20081016</enddate><creator>LIAO SHIAN-HAU</creator><creator>LEE CHUNG-YUAN</creator><creator>LEE TZUNG-HAN</creator><creator>CHENG CHIEN-LI</creator><creator>YANG CHIN-TIEN</creator><scope>EVB</scope></search><sort><creationdate>20081016</creationdate><title>Checkerboard deep trench dynamic random access memory cell array layout</title><author>LIAO SHIAN-HAU ; LEE CHUNG-YUAN ; LEE TZUNG-HAN ; CHENG CHIEN-LI ; YANG CHIN-TIEN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2008251827A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2008</creationdate><topic>ELECTRICITY</topic><toplevel>online_resources</toplevel><creatorcontrib>LIAO SHIAN-HAU</creatorcontrib><creatorcontrib>LEE CHUNG-YUAN</creatorcontrib><creatorcontrib>LEE TZUNG-HAN</creatorcontrib><creatorcontrib>CHENG CHIEN-LI</creatorcontrib><creatorcontrib>YANG CHIN-TIEN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>LIAO SHIAN-HAU</au><au>LEE CHUNG-YUAN</au><au>LEE TZUNG-HAN</au><au>CHENG CHIEN-LI</au><au>YANG CHIN-TIEN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Checkerboard deep trench dynamic random access memory cell array layout</title><date>2008-10-16</date><risdate>2008</risdate><abstract>A checkerboard deep trench dynamic random access memory cell array layout is disclosed, which includes a substrate, a plurality of gate conductor lines disposed on the substrate, a plurality of checkerboard-arranged and staggered deep trench capacitor structures embedded in the substrate under the gate conductor lines, and a plurality of active areas formed in the substrate under the gate conductor lines, alternatively arranged with the deep trench capacitor structures, and electrically connected with an adjacent deep trench capacitor structure. The width of the parts of the gate conductor lines above the deep trench capacitor structures is narrower than that of the parts of the gate conductor lines above the active areas.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2008251827A1
source esp@cenet
subjects ELECTRICITY
title Checkerboard deep trench dynamic random access memory cell array layout
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-10T07%3A58%3A21IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=LIAO%20SHIAN-HAU&rft.date=2008-10-16&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2008251827A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true