METHODS FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED SUSCEPTIBILITY TO LATCH-UP AND SEMICONDUCTOR DEVICE STRUCTURES FORMED BY THE METHODS

Semiconductor methods and device structures for suppressing latch-up in bulk CMOS devices. The method comprises forming a trench in the semiconductor material of the substrate with first sidewalls disposed between a pair of doped wells, also defined in the semiconductor material of the substrate. Th...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: HAKEY MARK CHARLES, HORAK DAVID VACLAV, KONTOS JIMMY KONSTANTINOS, FURUKAWA TOSHIHARU, CANNON ETHAN HARRISON, MANDELMAN JACK ALLAN, TONTI WILLIAM ROBERT, KOBURGER CHARLES WILLIAM
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator HAKEY MARK CHARLES
HORAK DAVID VACLAV
KONTOS JIMMY KONSTANTINOS
FURUKAWA TOSHIHARU
CANNON ETHAN HARRISON
MANDELMAN JACK ALLAN
TONTI WILLIAM ROBERT
KOBURGER CHARLES WILLIAM
description Semiconductor methods and device structures for suppressing latch-up in bulk CMOS devices. The method comprises forming a trench in the semiconductor material of the substrate with first sidewalls disposed between a pair of doped wells, also defined in the semiconductor material of the substrate. The method further comprises forming an etch mask in the trench to partially mask the base of the trench, followed by removing the semiconductor material of the substrate exposed across the partially masked base to define narrowed second sidewalls that deepen the trench. The deepened trench is filled with a dielectric material to define a trench isolation region for devices built in the doped wells. The dielectric material filling the deepened extension of the trench enhances latch-up suppression.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2008242016A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2008242016A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2008242016A13</originalsourceid><addsrcrecordid>eNqNjsEKwjAMhnfxIOo7BDwL2xTx2rWZDWzraFPF0xhST6KD-TK-rRV211MI3_9_yTx518jaKAelsVCKwpIUTM0RHNYkTaO85EgUnkgiOLZx9xYdnIk1WIwcFTjvJLZMBVXEF2ADlWCpN74F0aifrni7jpYiNjXC9NEymd36-xhW01wk6xK_0jA8uzAO_TU8wqvzLk_TQ77L02wvsu1_qQ8nMkSX</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHODS FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED SUSCEPTIBILITY TO LATCH-UP AND SEMICONDUCTOR DEVICE STRUCTURES FORMED BY THE METHODS</title><source>esp@cenet</source><creator>HAKEY MARK CHARLES ; HORAK DAVID VACLAV ; KONTOS JIMMY KONSTANTINOS ; FURUKAWA TOSHIHARU ; CANNON ETHAN HARRISON ; MANDELMAN JACK ALLAN ; TONTI WILLIAM ROBERT ; KOBURGER CHARLES WILLIAM</creator><creatorcontrib>HAKEY MARK CHARLES ; HORAK DAVID VACLAV ; KONTOS JIMMY KONSTANTINOS ; FURUKAWA TOSHIHARU ; CANNON ETHAN HARRISON ; MANDELMAN JACK ALLAN ; TONTI WILLIAM ROBERT ; KOBURGER CHARLES WILLIAM</creatorcontrib><description>Semiconductor methods and device structures for suppressing latch-up in bulk CMOS devices. The method comprises forming a trench in the semiconductor material of the substrate with first sidewalls disposed between a pair of doped wells, also defined in the semiconductor material of the substrate. The method further comprises forming an etch mask in the trench to partially mask the base of the trench, followed by removing the semiconductor material of the substrate exposed across the partially masked base to define narrowed second sidewalls that deepen the trench. The deepened trench is filled with a dielectric material to define a trench isolation region for devices built in the doped wells. The dielectric material filling the deepened extension of the trench enhances latch-up suppression.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2008</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20081002&amp;DB=EPODOC&amp;CC=US&amp;NR=2008242016A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20081002&amp;DB=EPODOC&amp;CC=US&amp;NR=2008242016A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>HAKEY MARK CHARLES</creatorcontrib><creatorcontrib>HORAK DAVID VACLAV</creatorcontrib><creatorcontrib>KONTOS JIMMY KONSTANTINOS</creatorcontrib><creatorcontrib>FURUKAWA TOSHIHARU</creatorcontrib><creatorcontrib>CANNON ETHAN HARRISON</creatorcontrib><creatorcontrib>MANDELMAN JACK ALLAN</creatorcontrib><creatorcontrib>TONTI WILLIAM ROBERT</creatorcontrib><creatorcontrib>KOBURGER CHARLES WILLIAM</creatorcontrib><title>METHODS FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED SUSCEPTIBILITY TO LATCH-UP AND SEMICONDUCTOR DEVICE STRUCTURES FORMED BY THE METHODS</title><description>Semiconductor methods and device structures for suppressing latch-up in bulk CMOS devices. The method comprises forming a trench in the semiconductor material of the substrate with first sidewalls disposed between a pair of doped wells, also defined in the semiconductor material of the substrate. The method further comprises forming an etch mask in the trench to partially mask the base of the trench, followed by removing the semiconductor material of the substrate exposed across the partially masked base to define narrowed second sidewalls that deepen the trench. The deepened trench is filled with a dielectric material to define a trench isolation region for devices built in the doped wells. The dielectric material filling the deepened extension of the trench enhances latch-up suppression.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2008</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjsEKwjAMhnfxIOo7BDwL2xTx2rWZDWzraFPF0xhST6KD-TK-rRV211MI3_9_yTx518jaKAelsVCKwpIUTM0RHNYkTaO85EgUnkgiOLZx9xYdnIk1WIwcFTjvJLZMBVXEF2ADlWCpN74F0aifrni7jpYiNjXC9NEymd36-xhW01wk6xK_0jA8uzAO_TU8wqvzLk_TQ77L02wvsu1_qQ8nMkSX</recordid><startdate>20081002</startdate><enddate>20081002</enddate><creator>HAKEY MARK CHARLES</creator><creator>HORAK DAVID VACLAV</creator><creator>KONTOS JIMMY KONSTANTINOS</creator><creator>FURUKAWA TOSHIHARU</creator><creator>CANNON ETHAN HARRISON</creator><creator>MANDELMAN JACK ALLAN</creator><creator>TONTI WILLIAM ROBERT</creator><creator>KOBURGER CHARLES WILLIAM</creator><scope>EVB</scope></search><sort><creationdate>20081002</creationdate><title>METHODS FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED SUSCEPTIBILITY TO LATCH-UP AND SEMICONDUCTOR DEVICE STRUCTURES FORMED BY THE METHODS</title><author>HAKEY MARK CHARLES ; HORAK DAVID VACLAV ; KONTOS JIMMY KONSTANTINOS ; FURUKAWA TOSHIHARU ; CANNON ETHAN HARRISON ; MANDELMAN JACK ALLAN ; TONTI WILLIAM ROBERT ; KOBURGER CHARLES WILLIAM</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2008242016A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2008</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>HAKEY MARK CHARLES</creatorcontrib><creatorcontrib>HORAK DAVID VACLAV</creatorcontrib><creatorcontrib>KONTOS JIMMY KONSTANTINOS</creatorcontrib><creatorcontrib>FURUKAWA TOSHIHARU</creatorcontrib><creatorcontrib>CANNON ETHAN HARRISON</creatorcontrib><creatorcontrib>MANDELMAN JACK ALLAN</creatorcontrib><creatorcontrib>TONTI WILLIAM ROBERT</creatorcontrib><creatorcontrib>KOBURGER CHARLES WILLIAM</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>HAKEY MARK CHARLES</au><au>HORAK DAVID VACLAV</au><au>KONTOS JIMMY KONSTANTINOS</au><au>FURUKAWA TOSHIHARU</au><au>CANNON ETHAN HARRISON</au><au>MANDELMAN JACK ALLAN</au><au>TONTI WILLIAM ROBERT</au><au>KOBURGER CHARLES WILLIAM</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHODS FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED SUSCEPTIBILITY TO LATCH-UP AND SEMICONDUCTOR DEVICE STRUCTURES FORMED BY THE METHODS</title><date>2008-10-02</date><risdate>2008</risdate><abstract>Semiconductor methods and device structures for suppressing latch-up in bulk CMOS devices. The method comprises forming a trench in the semiconductor material of the substrate with first sidewalls disposed between a pair of doped wells, also defined in the semiconductor material of the substrate. The method further comprises forming an etch mask in the trench to partially mask the base of the trench, followed by removing the semiconductor material of the substrate exposed across the partially masked base to define narrowed second sidewalls that deepen the trench. The deepened trench is filled with a dielectric material to define a trench isolation region for devices built in the doped wells. The dielectric material filling the deepened extension of the trench enhances latch-up suppression.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2008242016A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title METHODS FOR FABRICATING SEMICONDUCTOR DEVICE STRUCTURES WITH REDUCED SUSCEPTIBILITY TO LATCH-UP AND SEMICONDUCTOR DEVICE STRUCTURES FORMED BY THE METHODS
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-04T06%3A54%3A06IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=HAKEY%20MARK%20CHARLES&rft.date=2008-10-02&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2008242016A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true