Vertical misfet manufacturing method, vertical misfet, semiconductor memory device manufacturing method, and semiconductor memory device
A semiconductor memory device includes a vertical MISFET having a source region, a channel forming region, a drain region, and a gate electrode formed on a sidewall of the channel forming region via a gate insulating film. In manufacturing the semiconductor memory device, the vertical MISFET in whic...
Gespeichert in:
Hauptverfasser: | , , , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | KISU HARUKO MATSUOKA HIDEYUKI NAKAZATO KAZUO TABATA TSUYOSHI KUJIRAI HIROSHI KISU TERUAKI MONIWA MASAHIRO HAGA SATORU KISU TERUO |
description | A semiconductor memory device includes a vertical MISFET having a source region, a channel forming region, a drain region, and a gate electrode formed on a sidewall of the channel forming region via a gate insulating film. In manufacturing the semiconductor memory device, the vertical MISFET in which leakage current (off current) is less can be realized by: counter-doping boron of a conductivity type opposite to that of phosphorus diffused into a poly-crystalline silicon film ( 10 ) constituting the channel forming region from an n type poly-crystalline silicon film ( 7 ) constituting the source region of the vertical MISFET, and the above-mentioned poly-crystalline silicon film ( 10 ); and reducing an effective impurity concentration in the poly-crystalline silicon film ( 10 ). |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2007202638A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2007202638A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2007202638A13</originalsourceid><addsrcrecordid>eNrjZOgISy0qyUxOzFHIzSxOSy1RyE3MK01LTC4pLcrMS1fITS3JyE_RUShDVaWjUJyam5mcn5dSmlySXwRUlptfVKmQklqWmZyKw4jEvBR8ungYWNMSc4pTeaE0N4Oym2uIs4duakF-fGpxQWJyal5qSXxosJGBgbmRgZGZsYWjoTFxqgDR2050</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Vertical misfet manufacturing method, vertical misfet, semiconductor memory device manufacturing method, and semiconductor memory device</title><source>esp@cenet</source><creator>KISU HARUKO ; MATSUOKA HIDEYUKI ; NAKAZATO KAZUO ; TABATA TSUYOSHI ; KUJIRAI HIROSHI ; KISU TERUAKI ; MONIWA MASAHIRO ; HAGA SATORU ; KISU TERUO</creator><creatorcontrib>KISU HARUKO ; MATSUOKA HIDEYUKI ; NAKAZATO KAZUO ; TABATA TSUYOSHI ; KUJIRAI HIROSHI ; KISU TERUAKI ; MONIWA MASAHIRO ; HAGA SATORU ; KISU TERUO</creatorcontrib><description>A semiconductor memory device includes a vertical MISFET having a source region, a channel forming region, a drain region, and a gate electrode formed on a sidewall of the channel forming region via a gate insulating film. In manufacturing the semiconductor memory device, the vertical MISFET in which leakage current (off current) is less can be realized by: counter-doping boron of a conductivity type opposite to that of phosphorus diffused into a poly-crystalline silicon film ( 10 ) constituting the channel forming region from an n type poly-crystalline silicon film ( 7 ) constituting the source region of the vertical MISFET, and the above-mentioned poly-crystalline silicon film ( 10 ); and reducing an effective impurity concentration in the poly-crystalline silicon film ( 10 ).</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2007</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20070830&DB=EPODOC&CC=US&NR=2007202638A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20070830&DB=EPODOC&CC=US&NR=2007202638A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>KISU HARUKO</creatorcontrib><creatorcontrib>MATSUOKA HIDEYUKI</creatorcontrib><creatorcontrib>NAKAZATO KAZUO</creatorcontrib><creatorcontrib>TABATA TSUYOSHI</creatorcontrib><creatorcontrib>KUJIRAI HIROSHI</creatorcontrib><creatorcontrib>KISU TERUAKI</creatorcontrib><creatorcontrib>MONIWA MASAHIRO</creatorcontrib><creatorcontrib>HAGA SATORU</creatorcontrib><creatorcontrib>KISU TERUO</creatorcontrib><title>Vertical misfet manufacturing method, vertical misfet, semiconductor memory device manufacturing method, and semiconductor memory device</title><description>A semiconductor memory device includes a vertical MISFET having a source region, a channel forming region, a drain region, and a gate electrode formed on a sidewall of the channel forming region via a gate insulating film. In manufacturing the semiconductor memory device, the vertical MISFET in which leakage current (off current) is less can be realized by: counter-doping boron of a conductivity type opposite to that of phosphorus diffused into a poly-crystalline silicon film ( 10 ) constituting the channel forming region from an n type poly-crystalline silicon film ( 7 ) constituting the source region of the vertical MISFET, and the above-mentioned poly-crystalline silicon film ( 10 ); and reducing an effective impurity concentration in the poly-crystalline silicon film ( 10 ).</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2007</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZOgISy0qyUxOzFHIzSxOSy1RyE3MK01LTC4pLcrMS1fITS3JyE_RUShDVaWjUJyam5mcn5dSmlySXwRUlptfVKmQklqWmZyKw4jEvBR8ungYWNMSc4pTeaE0N4Oym2uIs4duakF-fGpxQWJyal5qSXxosJGBgbmRgZGZsYWjoTFxqgDR2050</recordid><startdate>20070830</startdate><enddate>20070830</enddate><creator>KISU HARUKO</creator><creator>MATSUOKA HIDEYUKI</creator><creator>NAKAZATO KAZUO</creator><creator>TABATA TSUYOSHI</creator><creator>KUJIRAI HIROSHI</creator><creator>KISU TERUAKI</creator><creator>MONIWA MASAHIRO</creator><creator>HAGA SATORU</creator><creator>KISU TERUO</creator><scope>EVB</scope></search><sort><creationdate>20070830</creationdate><title>Vertical misfet manufacturing method, vertical misfet, semiconductor memory device manufacturing method, and semiconductor memory device</title><author>KISU HARUKO ; MATSUOKA HIDEYUKI ; NAKAZATO KAZUO ; TABATA TSUYOSHI ; KUJIRAI HIROSHI ; KISU TERUAKI ; MONIWA MASAHIRO ; HAGA SATORU ; KISU TERUO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2007202638A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2007</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>KISU HARUKO</creatorcontrib><creatorcontrib>MATSUOKA HIDEYUKI</creatorcontrib><creatorcontrib>NAKAZATO KAZUO</creatorcontrib><creatorcontrib>TABATA TSUYOSHI</creatorcontrib><creatorcontrib>KUJIRAI HIROSHI</creatorcontrib><creatorcontrib>KISU TERUAKI</creatorcontrib><creatorcontrib>MONIWA MASAHIRO</creatorcontrib><creatorcontrib>HAGA SATORU</creatorcontrib><creatorcontrib>KISU TERUO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>KISU HARUKO</au><au>MATSUOKA HIDEYUKI</au><au>NAKAZATO KAZUO</au><au>TABATA TSUYOSHI</au><au>KUJIRAI HIROSHI</au><au>KISU TERUAKI</au><au>MONIWA MASAHIRO</au><au>HAGA SATORU</au><au>KISU TERUO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Vertical misfet manufacturing method, vertical misfet, semiconductor memory device manufacturing method, and semiconductor memory device</title><date>2007-08-30</date><risdate>2007</risdate><abstract>A semiconductor memory device includes a vertical MISFET having a source region, a channel forming region, a drain region, and a gate electrode formed on a sidewall of the channel forming region via a gate insulating film. In manufacturing the semiconductor memory device, the vertical MISFET in which leakage current (off current) is less can be realized by: counter-doping boron of a conductivity type opposite to that of phosphorus diffused into a poly-crystalline silicon film ( 10 ) constituting the channel forming region from an n type poly-crystalline silicon film ( 7 ) constituting the source region of the vertical MISFET, and the above-mentioned poly-crystalline silicon film ( 10 ); and reducing an effective impurity concentration in the poly-crystalline silicon film ( 10 ).</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2007202638A1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | Vertical misfet manufacturing method, vertical misfet, semiconductor memory device manufacturing method, and semiconductor memory device |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-01T09%3A19%3A00IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=KISU%20HARUKO&rft.date=2007-08-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2007202638A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |