Computer architecture and software cells for broadband networks
A computer architecture and programming model for high speed processing over broadband networks are provided. The architecture employs a consistent modular structure, a common computing module and uniform software cells. The common computing module includes a control processor, a plurality of proces...
Gespeichert in:
Hauptverfasser: | , , , , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | YAMAZAKI TAKESHI HOFSTEE HARM P SUZUOKI MASAKAZU JOHNS CHARLES R KUNIMATSU ATSUSHI KAHLE JAMES A ASANO SHIGEHIRO HOPKINS MARTIN E |
description | A computer architecture and programming model for high speed processing over broadband networks are provided. The architecture employs a consistent modular structure, a common computing module and uniform software cells. The common computing module includes a control processor, a plurality of processing units, a plurality of local memories from which the processing units process programs, a direct memory access controller and a shared main memory. A synchronized system and method for the coordinated reading and writing of data to and from the shared main memory by the processing units also are provided. A hardware sandbox structure is provided for security against the corruption of data among the programs being processed by the processing units. The uniform software cells contain both data and applications and are structured for processing by any of the processors of the network. Each software cell is uniquely identified on the network. A system and method for creating a dedicated pipeline for processing streaming data also are provided. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2007168538A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2007168538A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2007168538A13</originalsourceid><addsrcrecordid>eNrjZLB3zs8tKC1JLVJILErOyCxJTS4pLUpVSMxLUSjOTyspTwRyklNzcooV0vKLFJKK8hNTkkCSeakl5flF2cU8DKxpiTnFqbxQmptB2c01xNlDN7UgPz61uCAxORWoND402MjAwNzQzMLU2MLR0Jg4VQCWgDJu</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Computer architecture and software cells for broadband networks</title><source>esp@cenet</source><creator>YAMAZAKI TAKESHI ; HOFSTEE HARM P ; SUZUOKI MASAKAZU ; JOHNS CHARLES R ; KUNIMATSU ATSUSHI ; KAHLE JAMES A ; ASANO SHIGEHIRO ; HOPKINS MARTIN E</creator><creatorcontrib>YAMAZAKI TAKESHI ; HOFSTEE HARM P ; SUZUOKI MASAKAZU ; JOHNS CHARLES R ; KUNIMATSU ATSUSHI ; KAHLE JAMES A ; ASANO SHIGEHIRO ; HOPKINS MARTIN E</creatorcontrib><description>A computer architecture and programming model for high speed processing over broadband networks are provided. The architecture employs a consistent modular structure, a common computing module and uniform software cells. The common computing module includes a control processor, a plurality of processing units, a plurality of local memories from which the processing units process programs, a direct memory access controller and a shared main memory. A synchronized system and method for the coordinated reading and writing of data to and from the shared main memory by the processing units also are provided. A hardware sandbox structure is provided for security against the corruption of data among the programs being processed by the processing units. The uniform software cells contain both data and applications and are structured for processing by any of the processors of the network. Each software cell is uniquely identified on the network. A system and method for creating a dedicated pipeline for processing streaming data also are provided.</description><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC COMMUNICATION TECHNIQUE ; ELECTRIC DIGITAL DATA PROCESSING ; ELECTRICITY ; PHYSICS ; TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><creationdate>2007</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20070719&DB=EPODOC&CC=US&NR=2007168538A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76318</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20070719&DB=EPODOC&CC=US&NR=2007168538A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>YAMAZAKI TAKESHI</creatorcontrib><creatorcontrib>HOFSTEE HARM P</creatorcontrib><creatorcontrib>SUZUOKI MASAKAZU</creatorcontrib><creatorcontrib>JOHNS CHARLES R</creatorcontrib><creatorcontrib>KUNIMATSU ATSUSHI</creatorcontrib><creatorcontrib>KAHLE JAMES A</creatorcontrib><creatorcontrib>ASANO SHIGEHIRO</creatorcontrib><creatorcontrib>HOPKINS MARTIN E</creatorcontrib><title>Computer architecture and software cells for broadband networks</title><description>A computer architecture and programming model for high speed processing over broadband networks are provided. The architecture employs a consistent modular structure, a common computing module and uniform software cells. The common computing module includes a control processor, a plurality of processing units, a plurality of local memories from which the processing units process programs, a direct memory access controller and a shared main memory. A synchronized system and method for the coordinated reading and writing of data to and from the shared main memory by the processing units also are provided. A hardware sandbox structure is provided for security against the corruption of data among the programs being processed by the processing units. The uniform software cells contain both data and applications and are structured for processing by any of the processors of the network. Each software cell is uniquely identified on the network. A system and method for creating a dedicated pipeline for processing streaming data also are provided.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC COMMUNICATION TECHNIQUE</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>ELECTRICITY</subject><subject>PHYSICS</subject><subject>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2007</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZLB3zs8tKC1JLVJILErOyCxJTS4pLUpVSMxLUSjOTyspTwRyklNzcooV0vKLFJKK8hNTkkCSeakl5flF2cU8DKxpiTnFqbxQmptB2c01xNlDN7UgPz61uCAxORWoND402MjAwNzQzMLU2MLR0Jg4VQCWgDJu</recordid><startdate>20070719</startdate><enddate>20070719</enddate><creator>YAMAZAKI TAKESHI</creator><creator>HOFSTEE HARM P</creator><creator>SUZUOKI MASAKAZU</creator><creator>JOHNS CHARLES R</creator><creator>KUNIMATSU ATSUSHI</creator><creator>KAHLE JAMES A</creator><creator>ASANO SHIGEHIRO</creator><creator>HOPKINS MARTIN E</creator><scope>EVB</scope></search><sort><creationdate>20070719</creationdate><title>Computer architecture and software cells for broadband networks</title><author>YAMAZAKI TAKESHI ; HOFSTEE HARM P ; SUZUOKI MASAKAZU ; JOHNS CHARLES R ; KUNIMATSU ATSUSHI ; KAHLE JAMES A ; ASANO SHIGEHIRO ; HOPKINS MARTIN E</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2007168538A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2007</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC COMMUNICATION TECHNIQUE</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>ELECTRICITY</topic><topic>PHYSICS</topic><topic>TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION</topic><toplevel>online_resources</toplevel><creatorcontrib>YAMAZAKI TAKESHI</creatorcontrib><creatorcontrib>HOFSTEE HARM P</creatorcontrib><creatorcontrib>SUZUOKI MASAKAZU</creatorcontrib><creatorcontrib>JOHNS CHARLES R</creatorcontrib><creatorcontrib>KUNIMATSU ATSUSHI</creatorcontrib><creatorcontrib>KAHLE JAMES A</creatorcontrib><creatorcontrib>ASANO SHIGEHIRO</creatorcontrib><creatorcontrib>HOPKINS MARTIN E</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>YAMAZAKI TAKESHI</au><au>HOFSTEE HARM P</au><au>SUZUOKI MASAKAZU</au><au>JOHNS CHARLES R</au><au>KUNIMATSU ATSUSHI</au><au>KAHLE JAMES A</au><au>ASANO SHIGEHIRO</au><au>HOPKINS MARTIN E</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Computer architecture and software cells for broadband networks</title><date>2007-07-19</date><risdate>2007</risdate><abstract>A computer architecture and programming model for high speed processing over broadband networks are provided. The architecture employs a consistent modular structure, a common computing module and uniform software cells. The common computing module includes a control processor, a plurality of processing units, a plurality of local memories from which the processing units process programs, a direct memory access controller and a shared main memory. A synchronized system and method for the coordinated reading and writing of data to and from the shared main memory by the processing units also are provided. A hardware sandbox structure is provided for security against the corruption of data among the programs being processed by the processing units. The uniform software cells contain both data and applications and are structured for processing by any of the processors of the network. Each software cell is uniquely identified on the network. A system and method for creating a dedicated pipeline for processing streaming data also are provided.</abstract><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2007168538A1 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC COMMUNICATION TECHNIQUE ELECTRIC DIGITAL DATA PROCESSING ELECTRICITY PHYSICS TRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHICCOMMUNICATION |
title | Computer architecture and software cells for broadband networks |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-11T16%3A47%3A40IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=YAMAZAKI%20TAKESHI&rft.date=2007-07-19&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2007168538A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |