METHOD FOR FORMING DAMASCENE STRUCTURE UTILIZING PLANARIZING MATERIAL COUPLED WITH DIFFUSION BARRIER MATERIAL

This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. I...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: COTE WILLIAM J, WILLE WILLIAM C, BIOLSI PETER E, UPHAM ALLAN W, EDELSTEIN DANIEL C, FRITCHE JOHN E
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator COTE WILLIAM J
WILLE WILLIAM C
BIOLSI PETER E
UPHAM ALLAN W
EDELSTEIN DANIEL C
FRITCHE JOHN E
description This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. In a preferred dual damascene embodiment of this method, the vias are formed first in the dielectric material, then the planarizing material is deposited in the vias and on the dielectric material, and the barrier material is deposited on the planarizing material. The trenches are then formed lithographically in the imaging material, etched through the barrier material into the planarizing material, and the trench pattern is transferred to the dielectric material. During and following the course of these etch steps, the imaging, barrier and planarizing materials are removed. The resultant dual damascene structure may then be metallized. With this method, the problem of photoresist poisoning by the interlevel dielectric material is alleviated.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2004266201A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2004266201A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2004266201A13</originalsourceid><addsrcrecordid>eNqNissKwjAQRbtxIeo_BFwLbRX3YzKxA3mUSYLgphSJKx-F-v9IUVy7ONwD98yLu8XYeCW05wlL7igUWAgSHYoQOcmYGEWKZOg8va0BB_xxCxGZwAjpU2tQiRPFRijSOgXyThyAmZB_3bKYXfvbmFffXRRrjVE2mzw8uzwO_SU_8qtLoS7LXb3f12UF1fa_6g1QzThU</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>METHOD FOR FORMING DAMASCENE STRUCTURE UTILIZING PLANARIZING MATERIAL COUPLED WITH DIFFUSION BARRIER MATERIAL</title><source>esp@cenet</source><creator>COTE WILLIAM J ; WILLE WILLIAM C ; BIOLSI PETER E ; UPHAM ALLAN W ; EDELSTEIN DANIEL C ; FRITCHE JOHN E</creator><creatorcontrib>COTE WILLIAM J ; WILLE WILLIAM C ; BIOLSI PETER E ; UPHAM ALLAN W ; EDELSTEIN DANIEL C ; FRITCHE JOHN E</creatorcontrib><description>This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. In a preferred dual damascene embodiment of this method, the vias are formed first in the dielectric material, then the planarizing material is deposited in the vias and on the dielectric material, and the barrier material is deposited on the planarizing material. The trenches are then formed lithographically in the imaging material, etched through the barrier material into the planarizing material, and the trench pattern is transferred to the dielectric material. During and following the course of these etch steps, the imaging, barrier and planarizing materials are removed. The resultant dual damascene structure may then be metallized. With this method, the problem of photoresist poisoning by the interlevel dielectric material is alleviated.</description><edition>7</edition><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2004</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20041230&amp;DB=EPODOC&amp;CC=US&amp;NR=2004266201A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,309,781,886,25568,76551</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20041230&amp;DB=EPODOC&amp;CC=US&amp;NR=2004266201A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>COTE WILLIAM J</creatorcontrib><creatorcontrib>WILLE WILLIAM C</creatorcontrib><creatorcontrib>BIOLSI PETER E</creatorcontrib><creatorcontrib>UPHAM ALLAN W</creatorcontrib><creatorcontrib>EDELSTEIN DANIEL C</creatorcontrib><creatorcontrib>FRITCHE JOHN E</creatorcontrib><title>METHOD FOR FORMING DAMASCENE STRUCTURE UTILIZING PLANARIZING MATERIAL COUPLED WITH DIFFUSION BARRIER MATERIAL</title><description>This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. In a preferred dual damascene embodiment of this method, the vias are formed first in the dielectric material, then the planarizing material is deposited in the vias and on the dielectric material, and the barrier material is deposited on the planarizing material. The trenches are then formed lithographically in the imaging material, etched through the barrier material into the planarizing material, and the trench pattern is transferred to the dielectric material. During and following the course of these etch steps, the imaging, barrier and planarizing materials are removed. The resultant dual damascene structure may then be metallized. With this method, the problem of photoresist poisoning by the interlevel dielectric material is alleviated.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2004</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNissKwjAQRbtxIeo_BFwLbRX3YzKxA3mUSYLgphSJKx-F-v9IUVy7ONwD98yLu8XYeCW05wlL7igUWAgSHYoQOcmYGEWKZOg8va0BB_xxCxGZwAjpU2tQiRPFRijSOgXyThyAmZB_3bKYXfvbmFffXRRrjVE2mzw8uzwO_SU_8qtLoS7LXb3f12UF1fa_6g1QzThU</recordid><startdate>20041230</startdate><enddate>20041230</enddate><creator>COTE WILLIAM J</creator><creator>WILLE WILLIAM C</creator><creator>BIOLSI PETER E</creator><creator>UPHAM ALLAN W</creator><creator>EDELSTEIN DANIEL C</creator><creator>FRITCHE JOHN E</creator><scope>EVB</scope></search><sort><creationdate>20041230</creationdate><title>METHOD FOR FORMING DAMASCENE STRUCTURE UTILIZING PLANARIZING MATERIAL COUPLED WITH DIFFUSION BARRIER MATERIAL</title><author>COTE WILLIAM J ; WILLE WILLIAM C ; BIOLSI PETER E ; UPHAM ALLAN W ; EDELSTEIN DANIEL C ; FRITCHE JOHN E</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2004266201A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2004</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>COTE WILLIAM J</creatorcontrib><creatorcontrib>WILLE WILLIAM C</creatorcontrib><creatorcontrib>BIOLSI PETER E</creatorcontrib><creatorcontrib>UPHAM ALLAN W</creatorcontrib><creatorcontrib>EDELSTEIN DANIEL C</creatorcontrib><creatorcontrib>FRITCHE JOHN E</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>COTE WILLIAM J</au><au>WILLE WILLIAM C</au><au>BIOLSI PETER E</au><au>UPHAM ALLAN W</au><au>EDELSTEIN DANIEL C</au><au>FRITCHE JOHN E</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>METHOD FOR FORMING DAMASCENE STRUCTURE UTILIZING PLANARIZING MATERIAL COUPLED WITH DIFFUSION BARRIER MATERIAL</title><date>2004-12-30</date><risdate>2004</risdate><abstract>This invention relates to the manufacture of dual damascene interconnect structures in integrated circuit devices. Specifically, a method is disclosed for forming a single or dual damascene structure in a low-k dielectric thin film utilizing a planarizing material and a diffusion barrier material. In a preferred dual damascene embodiment of this method, the vias are formed first in the dielectric material, then the planarizing material is deposited in the vias and on the dielectric material, and the barrier material is deposited on the planarizing material. The trenches are then formed lithographically in the imaging material, etched through the barrier material into the planarizing material, and the trench pattern is transferred to the dielectric material. During and following the course of these etch steps, the imaging, barrier and planarizing materials are removed. The resultant dual damascene structure may then be metallized. With this method, the problem of photoresist poisoning by the interlevel dielectric material is alleviated.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2004266201A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title METHOD FOR FORMING DAMASCENE STRUCTURE UTILIZING PLANARIZING MATERIAL COUPLED WITH DIFFUSION BARRIER MATERIAL
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2024-12-17T03%3A14%3A32IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=COTE%20WILLIAM%20J&rft.date=2004-12-30&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2004266201A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true