Dual damascene barrier structures and preferential etching method
A multilevel metal interconnect structure and method of fabrication for semiconductor integrated circuits. A first horizontal metal interconnector line, for example copper, is topped by a stack of horizontal insulating layers alternating between etch stop and dielectric layers so that the bottom etc...
Gespeichert in:
1. Verfasser: | |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | BRENNAN KENNETH D |
description | A multilevel metal interconnect structure and method of fabrication for semiconductor integrated circuits. A first horizontal metal interconnector line, for example copper, is topped by a stack of horizontal insulating layers alternating between etch stop and dielectric layers so that the bottom etch stop layer is selected to be etchable at a first rate by a selected etchant, while the upper etch stop layers are selected to be etchable at a second rate by the same selected etchant. Preferably, the first etch rate is about ten times faster than the second etch rate. When a vertical trench and via are etched into the stack, the bottom stop layer can be opened for contact to the first metal line without etching the other stop layers substantially. Trench and via are finally filled with metal, for instance copper, to form the second level interconnector line and the via contact to the first level metal line. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2003190829A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2003190829A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2003190829A13</originalsourceid><addsrcrecordid>eNrjZHB0KU3MUUhJzE0sTk7NS1VISiwqykwtUiguKSpNLiktSi1WSMxLUSgoSk1LLUrNK8kEqk4tSc7IzEtXyE0tychP4WFgTUvMKU7lhdLcDMpuriHOHrqpBfnxqcUFiSBzS-JDg40MDIwNLQ0sjCwdDY2JUwUA-YQzCQ</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Dual damascene barrier structures and preferential etching method</title><source>esp@cenet</source><creator>BRENNAN KENNETH D</creator><creatorcontrib>BRENNAN KENNETH D</creatorcontrib><description>A multilevel metal interconnect structure and method of fabrication for semiconductor integrated circuits. A first horizontal metal interconnector line, for example copper, is topped by a stack of horizontal insulating layers alternating between etch stop and dielectric layers so that the bottom etch stop layer is selected to be etchable at a first rate by a selected etchant, while the upper etch stop layers are selected to be etchable at a second rate by the same selected etchant. Preferably, the first etch rate is about ten times faster than the second etch rate. When a vertical trench and via are etched into the stack, the bottom stop layer can be opened for contact to the first metal line without etching the other stop layers substantially. Trench and via are finally filled with metal, for instance copper, to form the second level interconnector line and the via contact to the first level metal line.</description><edition>7</edition><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20031009&DB=EPODOC&CC=US&NR=2003190829A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76516</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20031009&DB=EPODOC&CC=US&NR=2003190829A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>BRENNAN KENNETH D</creatorcontrib><title>Dual damascene barrier structures and preferential etching method</title><description>A multilevel metal interconnect structure and method of fabrication for semiconductor integrated circuits. A first horizontal metal interconnector line, for example copper, is topped by a stack of horizontal insulating layers alternating between etch stop and dielectric layers so that the bottom etch stop layer is selected to be etchable at a first rate by a selected etchant, while the upper etch stop layers are selected to be etchable at a second rate by the same selected etchant. Preferably, the first etch rate is about ten times faster than the second etch rate. When a vertical trench and via are etched into the stack, the bottom stop layer can be opened for contact to the first metal line without etching the other stop layers substantially. Trench and via are finally filled with metal, for instance copper, to form the second level interconnector line and the via contact to the first level metal line.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZHB0KU3MUUhJzE0sTk7NS1VISiwqykwtUiguKSpNLiktSi1WSMxLUSgoSk1LLUrNK8kEqk4tSc7IzEtXyE0tychP4WFgTUvMKU7lhdLcDMpuriHOHrqpBfnxqcUFiSBzS-JDg40MDIwNLQ0sjCwdDY2JUwUA-YQzCQ</recordid><startdate>20031009</startdate><enddate>20031009</enddate><creator>BRENNAN KENNETH D</creator><scope>EVB</scope></search><sort><creationdate>20031009</creationdate><title>Dual damascene barrier structures and preferential etching method</title><author>BRENNAN KENNETH D</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2003190829A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>BRENNAN KENNETH D</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>BRENNAN KENNETH D</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Dual damascene barrier structures and preferential etching method</title><date>2003-10-09</date><risdate>2003</risdate><abstract>A multilevel metal interconnect structure and method of fabrication for semiconductor integrated circuits. A first horizontal metal interconnector line, for example copper, is topped by a stack of horizontal insulating layers alternating between etch stop and dielectric layers so that the bottom etch stop layer is selected to be etchable at a first rate by a selected etchant, while the upper etch stop layers are selected to be etchable at a second rate by the same selected etchant. Preferably, the first etch rate is about ten times faster than the second etch rate. When a vertical trench and via are etched into the stack, the bottom stop layer can be opened for contact to the first metal line without etching the other stop layers substantially. Trench and via are finally filled with metal, for instance copper, to form the second level interconnector line and the via contact to the first level metal line.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2003190829A1 |
source | esp@cenet |
subjects | BASIC ELECTRIC ELEMENTS ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY SEMICONDUCTOR DEVICES |
title | Dual damascene barrier structures and preferential etching method |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-21T13%3A36%3A53IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=BRENNAN%20KENNETH%20D&rft.date=2003-10-09&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2003190829A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |