Method and system for handling multiple bit errors to enhance system reliability
The present invention provides an improved method, an system, and a set of computer implemented instructions for handling a cache containing multiple single-bit hard errors on multiple addresses within a data processing system. Such handles will prevent any down time by logging in the parts to be re...
Gespeichert in:
Hauptverfasser: | , , , , |
---|---|
Format: | Patent |
Sprache: | eng |
Schlagworte: | |
Online-Zugang: | Volltext bestellen |
Tags: |
Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
|
container_end_page | |
---|---|
container_issue | |
container_start_page | |
container_title | |
container_volume | |
creator | REICK KEVIN F LEMMON WAYNE LEWIS DAVID OTTO FIELDS JAMES STEPHEN KITAMORN ALONGKORN |
description | The present invention provides an improved method, an system, and a set of computer implemented instructions for handling a cache containing multiple single-bit hard errors on multiple addresses within a data processing system. Such handles will prevent any down time by logging in the parts to be replaced by an operator when certain level of bit errors is reached. When a hard error exists on a cache address for the first time, serviceable first hard error, that cache line is deleted. Thus the damaged memory device is no longer used by the system. As a result, the system is running with "N-x" lines wherein "N" constitutes the total number of existing lines and "x" is less than "N". An alternative method is to exchange the damaged memory device to a spare memory device. In order to provide such services, the system must first differentiate whether an error is a soft or hard error. |
format | Patent |
fullrecord | <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2003145257A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2003145257A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2003145257A13</originalsourceid><addsrcrecordid>eNrjZAjwTS3JyE9RSMxLUSiuLC5JzVVIyy9SyADyczLz0hVyS3NKMgtyUhWSMksUUouK8ouKFUryFVLzgCqSU2FailJzMhOTMnMySyp5GFjTEnOKU3mhNDeDsptriLOHbmpBfnxqcUFicmpeakl8aLCRgYGxoYmpkam5o6ExcaoAjPI4hg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method and system for handling multiple bit errors to enhance system reliability</title><source>esp@cenet</source><creator>REICK KEVIN F ; LEMMON WAYNE ; LEWIS DAVID OTTO ; FIELDS JAMES STEPHEN ; KITAMORN ALONGKORN</creator><creatorcontrib>REICK KEVIN F ; LEMMON WAYNE ; LEWIS DAVID OTTO ; FIELDS JAMES STEPHEN ; KITAMORN ALONGKORN</creatorcontrib><description>The present invention provides an improved method, an system, and a set of computer implemented instructions for handling a cache containing multiple single-bit hard errors on multiple addresses within a data processing system. Such handles will prevent any down time by logging in the parts to be replaced by an operator when certain level of bit errors is reached. When a hard error exists on a cache address for the first time, serviceable first hard error, that cache line is deleted. Thus the damaged memory device is no longer used by the system. As a result, the system is running with "N-x" lines wherein "N" constitutes the total number of existing lines and "x" is less than "N". An alternative method is to exchange the damaged memory device to a spare memory device. In order to provide such services, the system must first differentiate whether an error is a soft or hard error.</description><edition>7</edition><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20030731&DB=EPODOC&CC=US&NR=2003145257A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,777,882,25545,76296</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20030731&DB=EPODOC&CC=US&NR=2003145257A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>REICK KEVIN F</creatorcontrib><creatorcontrib>LEMMON WAYNE</creatorcontrib><creatorcontrib>LEWIS DAVID OTTO</creatorcontrib><creatorcontrib>FIELDS JAMES STEPHEN</creatorcontrib><creatorcontrib>KITAMORN ALONGKORN</creatorcontrib><title>Method and system for handling multiple bit errors to enhance system reliability</title><description>The present invention provides an improved method, an system, and a set of computer implemented instructions for handling a cache containing multiple single-bit hard errors on multiple addresses within a data processing system. Such handles will prevent any down time by logging in the parts to be replaced by an operator when certain level of bit errors is reached. When a hard error exists on a cache address for the first time, serviceable first hard error, that cache line is deleted. Thus the damaged memory device is no longer used by the system. As a result, the system is running with "N-x" lines wherein "N" constitutes the total number of existing lines and "x" is less than "N". An alternative method is to exchange the damaged memory device to a spare memory device. In order to provide such services, the system must first differentiate whether an error is a soft or hard error.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZAjwTS3JyE9RSMxLUSiuLC5JzVVIyy9SyADyczLz0hVyS3NKMgtyUhWSMksUUouK8ouKFUryFVLzgCqSU2FailJzMhOTMnMySyp5GFjTEnOKU3mhNDeDsptriLOHbmpBfnxqcUFicmpeakl8aLCRgYGxoYmpkam5o6ExcaoAjPI4hg</recordid><startdate>20030731</startdate><enddate>20030731</enddate><creator>REICK KEVIN F</creator><creator>LEMMON WAYNE</creator><creator>LEWIS DAVID OTTO</creator><creator>FIELDS JAMES STEPHEN</creator><creator>KITAMORN ALONGKORN</creator><scope>EVB</scope></search><sort><creationdate>20030731</creationdate><title>Method and system for handling multiple bit errors to enhance system reliability</title><author>REICK KEVIN F ; LEMMON WAYNE ; LEWIS DAVID OTTO ; FIELDS JAMES STEPHEN ; KITAMORN ALONGKORN</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2003145257A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>REICK KEVIN F</creatorcontrib><creatorcontrib>LEMMON WAYNE</creatorcontrib><creatorcontrib>LEWIS DAVID OTTO</creatorcontrib><creatorcontrib>FIELDS JAMES STEPHEN</creatorcontrib><creatorcontrib>KITAMORN ALONGKORN</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>REICK KEVIN F</au><au>LEMMON WAYNE</au><au>LEWIS DAVID OTTO</au><au>FIELDS JAMES STEPHEN</au><au>KITAMORN ALONGKORN</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method and system for handling multiple bit errors to enhance system reliability</title><date>2003-07-31</date><risdate>2003</risdate><abstract>The present invention provides an improved method, an system, and a set of computer implemented instructions for handling a cache containing multiple single-bit hard errors on multiple addresses within a data processing system. Such handles will prevent any down time by logging in the parts to be replaced by an operator when certain level of bit errors is reached. When a hard error exists on a cache address for the first time, serviceable first hard error, that cache line is deleted. Thus the damaged memory device is no longer used by the system. As a result, the system is running with "N-x" lines wherein "N" constitutes the total number of existing lines and "x" is less than "N". An alternative method is to exchange the damaged memory device to a spare memory device. In order to provide such services, the system must first differentiate whether an error is a soft or hard error.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record> |
fulltext | fulltext_linktorsrc |
identifier | |
ispartof | |
issn | |
language | eng |
recordid | cdi_epo_espacenet_US2003145257A1 |
source | esp@cenet |
subjects | CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING INFORMATION STORAGE PHYSICS STATIC STORES |
title | Method and system for handling multiple bit errors to enhance system reliability |
url | https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-19T12%3A02%3A45IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=REICK%20KEVIN%20F&rft.date=2003-07-31&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2003145257A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true |