Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip

A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memo...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: PALUMBO ELISABETTA, PIAZZA FAUSTO, MAURELLI ALFONSO, PESCHIAROLI DANIELA
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator PALUMBO ELISABETTA
PIAZZA FAUSTO
MAURELLI ALFONSO
PESCHIAROLI DANIELA
description A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memory cells in a third portion of the semiconductor substrate. A matrix mask used for selectively removing a dielectric layer from the first and third portions of the semiconductor substrate allows dielectric to remain on a floating gate of the plurality of memory cells and on the gate electrodes of the plurality of first transistors. A control gate is then formed on the floating gate, which is separated by the dielectric. Portions of the gate electrodes for the plurality of first transistors are left free so that contact is made with the transistors.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2003032244A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2003032244A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2003032244A13</originalsourceid><addsrcrecordid>eNqNjbFOw0AMhrN0QC3vYIm1kULSF6gQqAtTYa6M4-Qs3dmni4PU9-oDckNhZrEl-_v_76G5vbMHG8EmSKjrhORrEZ0BFUSd54LOI5AUWsX3MFn5u98xjkxehDDGK-Ri9ZUSfkXeg5q23xYrGhkSJyvXmhghyBzazKW2VSsxRJuFfi0VEgUPDAumOjgJmY4reZVTkLxrNhPGhR_ve9s8vb1-vJxaznbhJSOxsl8-z33XDd3Q94fD8Xn4H_UD4Qleeg</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip</title><source>esp@cenet</source><creator>PALUMBO ELISABETTA ; PIAZZA FAUSTO ; MAURELLI ALFONSO ; PESCHIAROLI DANIELA</creator><creatorcontrib>PALUMBO ELISABETTA ; PIAZZA FAUSTO ; MAURELLI ALFONSO ; PESCHIAROLI DANIELA</creatorcontrib><description>A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memory cells in a third portion of the semiconductor substrate. A matrix mask used for selectively removing a dielectric layer from the first and third portions of the semiconductor substrate allows dielectric to remain on a floating gate of the plurality of memory cells and on the gate electrodes of the plurality of first transistors. A control gate is then formed on the floating gate, which is separated by the dielectric. Portions of the gate electrodes for the plurality of first transistors are left free so that contact is made with the transistors.</description><edition>7</edition><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2003</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20030213&amp;DB=EPODOC&amp;CC=US&amp;NR=2003032244A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25555,76308</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20030213&amp;DB=EPODOC&amp;CC=US&amp;NR=2003032244A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>PALUMBO ELISABETTA</creatorcontrib><creatorcontrib>PIAZZA FAUSTO</creatorcontrib><creatorcontrib>MAURELLI ALFONSO</creatorcontrib><creatorcontrib>PESCHIAROLI DANIELA</creatorcontrib><title>Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip</title><description>A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memory cells in a third portion of the semiconductor substrate. A matrix mask used for selectively removing a dielectric layer from the first and third portions of the semiconductor substrate allows dielectric to remain on a floating gate of the plurality of memory cells and on the gate electrodes of the plurality of first transistors. A control gate is then formed on the floating gate, which is separated by the dielectric. Portions of the gate electrodes for the plurality of first transistors are left free so that contact is made with the transistors.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2003</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjbFOw0AMhrN0QC3vYIm1kULSF6gQqAtTYa6M4-Qs3dmni4PU9-oDckNhZrEl-_v_76G5vbMHG8EmSKjrhORrEZ0BFUSd54LOI5AUWsX3MFn5u98xjkxehDDGK-Ri9ZUSfkXeg5q23xYrGhkSJyvXmhghyBzazKW2VSsxRJuFfi0VEgUPDAumOjgJmY4reZVTkLxrNhPGhR_ve9s8vb1-vJxaznbhJSOxsl8-z33XDd3Q94fD8Xn4H_UD4Qleeg</recordid><startdate>20030213</startdate><enddate>20030213</enddate><creator>PALUMBO ELISABETTA</creator><creator>PIAZZA FAUSTO</creator><creator>MAURELLI ALFONSO</creator><creator>PESCHIAROLI DANIELA</creator><scope>EVB</scope></search><sort><creationdate>20030213</creationdate><title>Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip</title><author>PALUMBO ELISABETTA ; PIAZZA FAUSTO ; MAURELLI ALFONSO ; PESCHIAROLI DANIELA</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2003032244A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2003</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>PALUMBO ELISABETTA</creatorcontrib><creatorcontrib>PIAZZA FAUSTO</creatorcontrib><creatorcontrib>MAURELLI ALFONSO</creatorcontrib><creatorcontrib>PESCHIAROLI DANIELA</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>PALUMBO ELISABETTA</au><au>PIAZZA FAUSTO</au><au>MAURELLI ALFONSO</au><au>PESCHIAROLI DANIELA</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip</title><date>2003-02-13</date><risdate>2003</risdate><abstract>A method for manufacturing an integrated circuit having a memory device and a logic circuit includes forming a plurality of first transistors in a first portion of a semiconductor substrate, a plurality of second transistors in a second portion of the semiconductor substrate, and a plurality of memory cells in a third portion of the semiconductor substrate. A matrix mask used for selectively removing a dielectric layer from the first and third portions of the semiconductor substrate allows dielectric to remain on a floating gate of the plurality of memory cells and on the gate electrodes of the plurality of first transistors. A control gate is then formed on the floating gate, which is separated by the dielectric. Portions of the gate electrodes for the plurality of first transistors are left free so that contact is made with the transistors.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2003032244A1
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Method of manufacturing an integrated circuit, for integrating an electrically programmable, non-volatile memory and high-performance logic circuitry in the same semiconductor chip
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-15T00%3A42%3A30IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=PALUMBO%20ELISABETTA&rft.date=2003-02-13&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2003032244A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true