Multiple level built-in self-test controller and method therefor

An integrated circuit has a Built-In Self-Test (BIST) controller (10) that has a sequencer (16) that provides test algorithm information for multiple memories (44, 46, 48, 50). The sequencer identifies the test algorithm that is to be performed and multiple memory interfaces (32, 34, 36, 38) interpr...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: COOK BRIAN E, YAP ALEX S, JENSEN ROBERT A, AURORA MARK S, LEDFORD JAMES S
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator COOK BRIAN E
YAP ALEX S
JENSEN ROBERT A
AURORA MARK S
LEDFORD JAMES S
description An integrated circuit has a Built-In Self-Test (BIST) controller (10) that has a sequencer (16) that provides test algorithm information for multiple memories (44, 46, 48, 50). The sequencer identifies the test algorithm that is to be performed and multiple memory interfaces (32, 34, 36, 38) interpret the output of the sequencer and perform the algorithm on the multiple memories. The multiple memories may be different or the same regarding type, size, data widths, etc. Having multiple memory interfaces provides flexibility to tailor the test algorithm for each memory, but yet keeps the advantage of a single source of identifying the test algorithm. With the memories being non-volatile, timing information with regard to the test algorithm is stored in the memories. This timing information is read prior to performing the test algorithm and is used in performing the test algorithm.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2002174382A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2002174382A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2002174382A13</originalsourceid><addsrcrecordid>eNqNyrEKwjAUBdAsDlL9hwfOgTYV7KgUxcVJnUtsb2jgmYTk1e938QOcznLW6nhbWHxiEOMDptfiWbQPVMBOC4rQGIPkyIxMNkz0hsxxIpmR4WLeqJWzXLD9Wand5fzorxopDijJjgiQ4Xk3dW2aw77tzKlp_1tfp18yaw</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Multiple level built-in self-test controller and method therefor</title><source>esp@cenet</source><creator>COOK BRIAN E ; YAP ALEX S ; JENSEN ROBERT A ; AURORA MARK S ; LEDFORD JAMES S</creator><creatorcontrib>COOK BRIAN E ; YAP ALEX S ; JENSEN ROBERT A ; AURORA MARK S ; LEDFORD JAMES S</creatorcontrib><description>An integrated circuit has a Built-In Self-Test (BIST) controller (10) that has a sequencer (16) that provides test algorithm information for multiple memories (44, 46, 48, 50). The sequencer identifies the test algorithm that is to be performed and multiple memory interfaces (32, 34, 36, 38) interpret the output of the sequencer and perform the algorithm on the multiple memories. The multiple memories may be different or the same regarding type, size, data widths, etc. Having multiple memory interfaces provides flexibility to tailor the test algorithm for each memory, but yet keeps the advantage of a single source of identifying the test algorithm. With the memories being non-volatile, timing information with regard to the test algorithm is stored in the memories. This timing information is read prior to performing the test algorithm and is used in performing the test algorithm.</description><edition>7</edition><language>eng</language><subject>CALCULATING ; COMPUTING ; COUNTING ; ELECTRIC DIGITAL DATA PROCESSING ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20021121&amp;DB=EPODOC&amp;CC=US&amp;NR=2002174382A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,776,881,25542,76289</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20021121&amp;DB=EPODOC&amp;CC=US&amp;NR=2002174382A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>COOK BRIAN E</creatorcontrib><creatorcontrib>YAP ALEX S</creatorcontrib><creatorcontrib>JENSEN ROBERT A</creatorcontrib><creatorcontrib>AURORA MARK S</creatorcontrib><creatorcontrib>LEDFORD JAMES S</creatorcontrib><title>Multiple level built-in self-test controller and method therefor</title><description>An integrated circuit has a Built-In Self-Test (BIST) controller (10) that has a sequencer (16) that provides test algorithm information for multiple memories (44, 46, 48, 50). The sequencer identifies the test algorithm that is to be performed and multiple memory interfaces (32, 34, 36, 38) interpret the output of the sequencer and perform the algorithm on the multiple memories. The multiple memories may be different or the same regarding type, size, data widths, etc. Having multiple memory interfaces provides flexibility to tailor the test algorithm for each memory, but yet keeps the advantage of a single source of identifying the test algorithm. With the memories being non-volatile, timing information with regard to the test algorithm is stored in the memories. This timing information is read prior to performing the test algorithm and is used in performing the test algorithm.</description><subject>CALCULATING</subject><subject>COMPUTING</subject><subject>COUNTING</subject><subject>ELECTRIC DIGITAL DATA PROCESSING</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNyrEKwjAUBdAsDlL9hwfOgTYV7KgUxcVJnUtsb2jgmYTk1e938QOcznLW6nhbWHxiEOMDptfiWbQPVMBOC4rQGIPkyIxMNkz0hsxxIpmR4WLeqJWzXLD9Wand5fzorxopDijJjgiQ4Xk3dW2aw77tzKlp_1tfp18yaw</recordid><startdate>20021121</startdate><enddate>20021121</enddate><creator>COOK BRIAN E</creator><creator>YAP ALEX S</creator><creator>JENSEN ROBERT A</creator><creator>AURORA MARK S</creator><creator>LEDFORD JAMES S</creator><scope>EVB</scope></search><sort><creationdate>20021121</creationdate><title>Multiple level built-in self-test controller and method therefor</title><author>COOK BRIAN E ; YAP ALEX S ; JENSEN ROBERT A ; AURORA MARK S ; LEDFORD JAMES S</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2002174382A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><topic>CALCULATING</topic><topic>COMPUTING</topic><topic>COUNTING</topic><topic>ELECTRIC DIGITAL DATA PROCESSING</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>COOK BRIAN E</creatorcontrib><creatorcontrib>YAP ALEX S</creatorcontrib><creatorcontrib>JENSEN ROBERT A</creatorcontrib><creatorcontrib>AURORA MARK S</creatorcontrib><creatorcontrib>LEDFORD JAMES S</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>COOK BRIAN E</au><au>YAP ALEX S</au><au>JENSEN ROBERT A</au><au>AURORA MARK S</au><au>LEDFORD JAMES S</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Multiple level built-in self-test controller and method therefor</title><date>2002-11-21</date><risdate>2002</risdate><abstract>An integrated circuit has a Built-In Self-Test (BIST) controller (10) that has a sequencer (16) that provides test algorithm information for multiple memories (44, 46, 48, 50). The sequencer identifies the test algorithm that is to be performed and multiple memory interfaces (32, 34, 36, 38) interpret the output of the sequencer and perform the algorithm on the multiple memories. The multiple memories may be different or the same regarding type, size, data widths, etc. Having multiple memory interfaces provides flexibility to tailor the test algorithm for each memory, but yet keeps the advantage of a single source of identifying the test algorithm. With the memories being non-volatile, timing information with regard to the test algorithm is stored in the memories. This timing information is read prior to performing the test algorithm and is used in performing the test algorithm.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2002174382A1
source esp@cenet
subjects CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Multiple level built-in self-test controller and method therefor
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-02-11T20%3A33%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=COOK%20BRIAN%20E&rft.date=2002-11-21&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2002174382A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true