Semiconductor device array having dense memory cell array and hierarchical bit line scheme

A semiconductor device architecture (200) is disclosed. Like unit circuits (202), arranged in rows and columns, are coupled to lower conductive segments (204a-204h). The lower conductive segments (204a-204h) are arranged in an "open" configuration, allowing adjacent unit circuits (202) be...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
1. Verfasser: OGATA YOSHIHIRO
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator OGATA YOSHIHIRO
description A semiconductor device architecture (200) is disclosed. Like unit circuits (202), arranged in rows and columns, are coupled to lower conductive segments (204a-204h). The lower conductive segments (204a-204h) are arranged in an "open" configuration, allowing adjacent unit circuits (202) be accessed simultaneously. The lower conductive segments (204a-204h) are coupled to higher conductive segments (208a-208f) by reconnector circuits (210a and 210b). The higher conductive segments (208a-208f) are arranged into folded pairs (208a/208d, 208b/208e and 208c/208f) between differential-type amplifiers (212a and 212b). The reconnector circuits (210a and 210b) each have a reconnect configuration and a switch configuration. In a reconnect configuration, the reconnector circuits (210a and 210b) couple adjacent folded higher conductive segment pairs to one another. In a switch configuration, the reconnector circuits (210a and 210b) couple a matching lower conductive segment (204a-204h) to each higher conductive segment of the adjacent higher conductive segment pairs.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US2002031029A1</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US2002031029A1</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US2002031029A13</originalsourceid><addsrcrecordid>eNqNir0KwkAQBtNYiPoOC9bCJaksJSj20cYmrJtPb-F-wl0M5O21yANYDczMuni08Cox9B8ZY6IekwqIU-KZLE8a3j8XMsjDxzSTwLklc-jJKhInsSrs6KkjOQ2gLBYe22L1YpexW7gp9pfzrbkeMMQOeWBBwNjd28qYytSlqY6nsv7v-gIdkTvb</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor device array having dense memory cell array and hierarchical bit line scheme</title><source>esp@cenet</source><creator>OGATA YOSHIHIRO</creator><creatorcontrib>OGATA YOSHIHIRO</creatorcontrib><description>A semiconductor device architecture (200) is disclosed. Like unit circuits (202), arranged in rows and columns, are coupled to lower conductive segments (204a-204h). The lower conductive segments (204a-204h) are arranged in an "open" configuration, allowing adjacent unit circuits (202) be accessed simultaneously. The lower conductive segments (204a-204h) are coupled to higher conductive segments (208a-208f) by reconnector circuits (210a and 210b). The higher conductive segments (208a-208f) are arranged into folded pairs (208a/208d, 208b/208e and 208c/208f) between differential-type amplifiers (212a and 212b). The reconnector circuits (210a and 210b) each have a reconnect configuration and a switch configuration. In a reconnect configuration, the reconnector circuits (210a and 210b) couple adjacent folded higher conductive segment pairs to one another. In a switch configuration, the reconnector circuits (210a and 210b) couple a matching lower conductive segment (204a-204h) to each higher conductive segment of the adjacent higher conductive segment pairs.</description><edition>7</edition><language>eng</language><subject>ELECTRICITY ; INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2002</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20020314&amp;DB=EPODOC&amp;CC=US&amp;NR=2002031029A1$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25564,76547</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20020314&amp;DB=EPODOC&amp;CC=US&amp;NR=2002031029A1$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>OGATA YOSHIHIRO</creatorcontrib><title>Semiconductor device array having dense memory cell array and hierarchical bit line scheme</title><description>A semiconductor device architecture (200) is disclosed. Like unit circuits (202), arranged in rows and columns, are coupled to lower conductive segments (204a-204h). The lower conductive segments (204a-204h) are arranged in an "open" configuration, allowing adjacent unit circuits (202) be accessed simultaneously. The lower conductive segments (204a-204h) are coupled to higher conductive segments (208a-208f) by reconnector circuits (210a and 210b). The higher conductive segments (208a-208f) are arranged into folded pairs (208a/208d, 208b/208e and 208c/208f) between differential-type amplifiers (212a and 212b). The reconnector circuits (210a and 210b) each have a reconnect configuration and a switch configuration. In a reconnect configuration, the reconnector circuits (210a and 210b) couple adjacent folded higher conductive segment pairs to one another. In a switch configuration, the reconnector circuits (210a and 210b) couple a matching lower conductive segment (204a-204h) to each higher conductive segment of the adjacent higher conductive segment pairs.</description><subject>ELECTRICITY</subject><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2002</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNir0KwkAQBtNYiPoOC9bCJaksJSj20cYmrJtPb-F-wl0M5O21yANYDczMuni08Cox9B8ZY6IekwqIU-KZLE8a3j8XMsjDxzSTwLklc-jJKhInsSrs6KkjOQ2gLBYe22L1YpexW7gp9pfzrbkeMMQOeWBBwNjd28qYytSlqY6nsv7v-gIdkTvb</recordid><startdate>20020314</startdate><enddate>20020314</enddate><creator>OGATA YOSHIHIRO</creator><scope>EVB</scope></search><sort><creationdate>20020314</creationdate><title>Semiconductor device array having dense memory cell array and hierarchical bit line scheme</title><author>OGATA YOSHIHIRO</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US2002031029A13</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2002</creationdate><topic>ELECTRICITY</topic><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>OGATA YOSHIHIRO</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>OGATA YOSHIHIRO</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor device array having dense memory cell array and hierarchical bit line scheme</title><date>2002-03-14</date><risdate>2002</risdate><abstract>A semiconductor device architecture (200) is disclosed. Like unit circuits (202), arranged in rows and columns, are coupled to lower conductive segments (204a-204h). The lower conductive segments (204a-204h) are arranged in an "open" configuration, allowing adjacent unit circuits (202) be accessed simultaneously. The lower conductive segments (204a-204h) are coupled to higher conductive segments (208a-208f) by reconnector circuits (210a and 210b). The higher conductive segments (208a-208f) are arranged into folded pairs (208a/208d, 208b/208e and 208c/208f) between differential-type amplifiers (212a and 212b). The reconnector circuits (210a and 210b) each have a reconnect configuration and a switch configuration. In a reconnect configuration, the reconnector circuits (210a and 210b) couple adjacent folded higher conductive segment pairs to one another. In a switch configuration, the reconnector circuits (210a and 210b) couple a matching lower conductive segment (204a-204h) to each higher conductive segment of the adjacent higher conductive segment pairs.</abstract><edition>7</edition><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US2002031029A1
source esp@cenet
subjects ELECTRICITY
INFORMATION STORAGE
PHYSICS
STATIC STORES
title Semiconductor device array having dense memory cell array and hierarchical bit line scheme
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-05T01%3A02%3A18IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=OGATA%20YOSHIHIRO&rft.date=2002-03-14&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS2002031029A1%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true