Semiconductor memory devices and methods of operating semiconductor memory devices

A semiconductor memory device includes a memory cell array, an error correction code (ECC) circuit, a fault address register, a scrubbing control circuit and a control logic circuit. The memory cell array includes memory cell rows. The scrubbing control circuit generates scrubbing addresses based on...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: Ha, Kyung-Soo, Cha, Sanguhn, Park, Sungchul, Kim, Junhyung, Jung, Hyojin, Kim, Kiheung
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator Ha, Kyung-Soo
Cha, Sanguhn
Park, Sungchul
Kim, Junhyung
Jung, Hyojin
Kim, Kiheung
description A semiconductor memory device includes a memory cell array, an error correction code (ECC) circuit, a fault address register, a scrubbing control circuit and a control logic circuit. The memory cell array includes memory cell rows. The scrubbing control circuit generates scrubbing addresses based on refresh operations performed on the memory cell array. The control logic circuit controls the ECC circuit such that the ECC circuit performs an error detection operation on a plurality of sub-pages in a first memory cell row to count a number of error occurrences, and determines whether to correct a codeword in which an error is detected based on the number of error occurrences. An uncorrected or corrected codeword is written back, and a row address of the first memory cell row may be stored in the fault address register as a row fault address based on the number of error occurrences.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US12148494B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US12148494B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US12148494B23</originalsourceid><addsrcrecordid>eNrjZAgKTs3NTM7PSylNLskvUshNzc0vqlRISS3LTE4tVkjMSwEKlWTkpxQr5Kcp5BekFiWWZOalKxTj0cXDwJqWmFOcyguluRkU3VxDnD10Uwvy41OLCxKTU_NSS-JDgw2NDE0sTCxNnIyMiVEDAJD1OSo</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Semiconductor memory devices and methods of operating semiconductor memory devices</title><source>esp@cenet</source><creator>Ha, Kyung-Soo ; Cha, Sanguhn ; Park, Sungchul ; Kim, Junhyung ; Jung, Hyojin ; Kim, Kiheung</creator><creatorcontrib>Ha, Kyung-Soo ; Cha, Sanguhn ; Park, Sungchul ; Kim, Junhyung ; Jung, Hyojin ; Kim, Kiheung</creatorcontrib><description>A semiconductor memory device includes a memory cell array, an error correction code (ECC) circuit, a fault address register, a scrubbing control circuit and a control logic circuit. The memory cell array includes memory cell rows. The scrubbing control circuit generates scrubbing addresses based on refresh operations performed on the memory cell array. The control logic circuit controls the ECC circuit such that the ECC circuit performs an error detection operation on a plurality of sub-pages in a first memory cell row to count a number of error occurrences, and determines whether to correct a codeword in which an error is detected based on the number of error occurrences. An uncorrected or corrected codeword is written back, and a row address of the first memory cell row may be stored in the fault address register as a row fault address based on the number of error occurrences.</description><language>eng</language><subject>INFORMATION STORAGE ; PHYSICS ; STATIC STORES</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20241119&amp;DB=EPODOC&amp;CC=US&amp;NR=12148494B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25563,76318</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20241119&amp;DB=EPODOC&amp;CC=US&amp;NR=12148494B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>Ha, Kyung-Soo</creatorcontrib><creatorcontrib>Cha, Sanguhn</creatorcontrib><creatorcontrib>Park, Sungchul</creatorcontrib><creatorcontrib>Kim, Junhyung</creatorcontrib><creatorcontrib>Jung, Hyojin</creatorcontrib><creatorcontrib>Kim, Kiheung</creatorcontrib><title>Semiconductor memory devices and methods of operating semiconductor memory devices</title><description>A semiconductor memory device includes a memory cell array, an error correction code (ECC) circuit, a fault address register, a scrubbing control circuit and a control logic circuit. The memory cell array includes memory cell rows. The scrubbing control circuit generates scrubbing addresses based on refresh operations performed on the memory cell array. The control logic circuit controls the ECC circuit such that the ECC circuit performs an error detection operation on a plurality of sub-pages in a first memory cell row to count a number of error occurrences, and determines whether to correct a codeword in which an error is detected based on the number of error occurrences. An uncorrected or corrected codeword is written back, and a row address of the first memory cell row may be stored in the fault address register as a row fault address based on the number of error occurrences.</description><subject>INFORMATION STORAGE</subject><subject>PHYSICS</subject><subject>STATIC STORES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNrjZAgKTs3NTM7PSylNLskvUshNzc0vqlRISS3LTE4tVkjMSwEKlWTkpxQr5Kcp5BekFiWWZOalKxTj0cXDwJqWmFOcyguluRkU3VxDnD10Uwvy41OLCxKTU_NSS-JDgw2NDE0sTCxNnIyMiVEDAJD1OSo</recordid><startdate>20241119</startdate><enddate>20241119</enddate><creator>Ha, Kyung-Soo</creator><creator>Cha, Sanguhn</creator><creator>Park, Sungchul</creator><creator>Kim, Junhyung</creator><creator>Jung, Hyojin</creator><creator>Kim, Kiheung</creator><scope>EVB</scope></search><sort><creationdate>20241119</creationdate><title>Semiconductor memory devices and methods of operating semiconductor memory devices</title><author>Ha, Kyung-Soo ; Cha, Sanguhn ; Park, Sungchul ; Kim, Junhyung ; Jung, Hyojin ; Kim, Kiheung</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US12148494B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>INFORMATION STORAGE</topic><topic>PHYSICS</topic><topic>STATIC STORES</topic><toplevel>online_resources</toplevel><creatorcontrib>Ha, Kyung-Soo</creatorcontrib><creatorcontrib>Cha, Sanguhn</creatorcontrib><creatorcontrib>Park, Sungchul</creatorcontrib><creatorcontrib>Kim, Junhyung</creatorcontrib><creatorcontrib>Jung, Hyojin</creatorcontrib><creatorcontrib>Kim, Kiheung</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>Ha, Kyung-Soo</au><au>Cha, Sanguhn</au><au>Park, Sungchul</au><au>Kim, Junhyung</au><au>Jung, Hyojin</au><au>Kim, Kiheung</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Semiconductor memory devices and methods of operating semiconductor memory devices</title><date>2024-11-19</date><risdate>2024</risdate><abstract>A semiconductor memory device includes a memory cell array, an error correction code (ECC) circuit, a fault address register, a scrubbing control circuit and a control logic circuit. The memory cell array includes memory cell rows. The scrubbing control circuit generates scrubbing addresses based on refresh operations performed on the memory cell array. The control logic circuit controls the ECC circuit such that the ECC circuit performs an error detection operation on a plurality of sub-pages in a first memory cell row to count a number of error occurrences, and determines whether to correct a codeword in which an error is detected based on the number of error occurrences. An uncorrected or corrected codeword is written back, and a row address of the first memory cell row may be stored in the fault address register as a row fault address based on the number of error occurrences.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US12148494B2
source esp@cenet
subjects INFORMATION STORAGE
PHYSICS
STATIC STORES
title Semiconductor memory devices and methods of operating semiconductor memory devices
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-12T14%3A17%3A57IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=Ha,%20Kyung-Soo&rft.date=2024-11-19&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS12148494B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true