Self-aligned front-end charge trap flash memory cell and capacitor design for integrated high-density scaled devices

Embodiments disclosed herein include a semiconductor device and methods of forming such a device. In an embodiment, the semiconductor device comprises a substrate and a transistor on the substrate. In an embodiment, the transistor comprises a first gate electrode, where the first gate electrode is p...

Ausführliche Beschreibung

Gespeichert in:
Bibliographische Detailangaben
Hauptverfasser: O'Brien, Daniel B, Trivedi, Tanuj, Ramaswamy, Rahul, Chang, Ting, Hafez, Walid M, Bambery, Rohan, Nolph, Christopher Alan
Format: Patent
Sprache:eng
Schlagworte:
Online-Zugang:Volltext bestellen
Tags: Tag hinzufügen
Keine Tags, Fügen Sie den ersten Tag hinzu!
container_end_page
container_issue
container_start_page
container_title
container_volume
creator O'Brien, Daniel B
Trivedi, Tanuj
Ramaswamy, Rahul
Chang, Ting
Hafez, Walid M
Bambery, Rohan
Nolph, Christopher Alan
description Embodiments disclosed herein include a semiconductor device and methods of forming such a device. In an embodiment, the semiconductor device comprises a substrate and a transistor on the substrate. In an embodiment, the transistor comprises a first gate electrode, where the first gate electrode is part of a first array of gate electrodes with a first pitch. In an embodiment, the first gate electrode has a first average grain size. In an embodiment, the semiconductor device further comprises a component cell on the substrate. In an embodiment, the component cell comprises a second gate electrode, where the second gate electrode is part of a second array of gate electrodes with a second pitch that is larger than the first pitch. In an embodiment, the second gate electrode has a second average grain size that is larger than the first average grain size.
format Patent
fullrecord <record><control><sourceid>epo_EVB</sourceid><recordid>TN_cdi_epo_espacenet_US12089411B2</recordid><sourceformat>XML</sourceformat><sourcesystem>PC</sourcesystem><sourcerecordid>US12089411B2</sourcerecordid><originalsourceid>FETCH-epo_espacenet_US12089411B23</originalsourceid><addsrcrecordid>eNqNjEEKwjAURLtxIeodvgcIWHWhW0VxX12XTzJpAmlSko_Q2xvBA7iaYXjzlo10CFZx8EOEIZtTFIVoSDvOA0gyT2QDF0cjxpRn0giB-EvwxNpLymRQ6p1srT4KhsxSXc4PThnE4mWmojnUzeDtNcq6WVgOBZtfrprt_fa8PhSm1KNULyKkf3Xtfnc6H9v2sj_8w3wATbdEsA</addsrcrecordid><sourcetype>Open Access Repository</sourcetype><iscdi>true</iscdi><recordtype>patent</recordtype></control><display><type>patent</type><title>Self-aligned front-end charge trap flash memory cell and capacitor design for integrated high-density scaled devices</title><source>esp@cenet</source><creator>O'Brien, Daniel B ; Trivedi, Tanuj ; Ramaswamy, Rahul ; Chang, Ting ; Hafez, Walid M ; Bambery, Rohan ; Nolph, Christopher Alan</creator><creatorcontrib>O'Brien, Daniel B ; Trivedi, Tanuj ; Ramaswamy, Rahul ; Chang, Ting ; Hafez, Walid M ; Bambery, Rohan ; Nolph, Christopher Alan</creatorcontrib><description>Embodiments disclosed herein include a semiconductor device and methods of forming such a device. In an embodiment, the semiconductor device comprises a substrate and a transistor on the substrate. In an embodiment, the transistor comprises a first gate electrode, where the first gate electrode is part of a first array of gate electrodes with a first pitch. In an embodiment, the first gate electrode has a first average grain size. In an embodiment, the semiconductor device further comprises a component cell on the substrate. In an embodiment, the component cell comprises a second gate electrode, where the second gate electrode is part of a second array of gate electrodes with a second pitch that is larger than the first pitch. In an embodiment, the second gate electrode has a second average grain size that is larger than the first average grain size.</description><language>eng</language><subject>BASIC ELECTRIC ELEMENTS ; ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ; ELECTRICITY ; SEMICONDUCTOR DEVICES</subject><creationdate>2024</creationdate><oa>free_for_read</oa><woscitedreferencessubscribed>false</woscitedreferencessubscribed></display><links><openurl>$$Topenurl_article</openurl><openurlfulltext>$$Topenurlfull_article</openurlfulltext><thumbnail>$$Tsyndetics_thumb_exl</thumbnail><linktohtml>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240910&amp;DB=EPODOC&amp;CC=US&amp;NR=12089411B2$$EHTML$$P50$$Gepo$$Hfree_for_read</linktohtml><link.rule.ids>230,308,780,885,25562,76317</link.rule.ids><linktorsrc>$$Uhttps://worldwide.espacenet.com/publicationDetails/biblio?FT=D&amp;date=20240910&amp;DB=EPODOC&amp;CC=US&amp;NR=12089411B2$$EView_record_in_European_Patent_Office$$FView_record_in_$$GEuropean_Patent_Office$$Hfree_for_read</linktorsrc></links><search><creatorcontrib>O'Brien, Daniel B</creatorcontrib><creatorcontrib>Trivedi, Tanuj</creatorcontrib><creatorcontrib>Ramaswamy, Rahul</creatorcontrib><creatorcontrib>Chang, Ting</creatorcontrib><creatorcontrib>Hafez, Walid M</creatorcontrib><creatorcontrib>Bambery, Rohan</creatorcontrib><creatorcontrib>Nolph, Christopher Alan</creatorcontrib><title>Self-aligned front-end charge trap flash memory cell and capacitor design for integrated high-density scaled devices</title><description>Embodiments disclosed herein include a semiconductor device and methods of forming such a device. In an embodiment, the semiconductor device comprises a substrate and a transistor on the substrate. In an embodiment, the transistor comprises a first gate electrode, where the first gate electrode is part of a first array of gate electrodes with a first pitch. In an embodiment, the first gate electrode has a first average grain size. In an embodiment, the semiconductor device further comprises a component cell on the substrate. In an embodiment, the component cell comprises a second gate electrode, where the second gate electrode is part of a second array of gate electrodes with a second pitch that is larger than the first pitch. In an embodiment, the second gate electrode has a second average grain size that is larger than the first average grain size.</description><subject>BASIC ELECTRIC ELEMENTS</subject><subject>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</subject><subject>ELECTRICITY</subject><subject>SEMICONDUCTOR DEVICES</subject><fulltext>true</fulltext><rsrctype>patent</rsrctype><creationdate>2024</creationdate><recordtype>patent</recordtype><sourceid>EVB</sourceid><recordid>eNqNjEEKwjAURLtxIeodvgcIWHWhW0VxX12XTzJpAmlSko_Q2xvBA7iaYXjzlo10CFZx8EOEIZtTFIVoSDvOA0gyT2QDF0cjxpRn0giB-EvwxNpLymRQ6p1srT4KhsxSXc4PThnE4mWmojnUzeDtNcq6WVgOBZtfrprt_fa8PhSm1KNULyKkf3Xtfnc6H9v2sj_8w3wATbdEsA</recordid><startdate>20240910</startdate><enddate>20240910</enddate><creator>O'Brien, Daniel B</creator><creator>Trivedi, Tanuj</creator><creator>Ramaswamy, Rahul</creator><creator>Chang, Ting</creator><creator>Hafez, Walid M</creator><creator>Bambery, Rohan</creator><creator>Nolph, Christopher Alan</creator><scope>EVB</scope></search><sort><creationdate>20240910</creationdate><title>Self-aligned front-end charge trap flash memory cell and capacitor design for integrated high-density scaled devices</title><author>O'Brien, Daniel B ; Trivedi, Tanuj ; Ramaswamy, Rahul ; Chang, Ting ; Hafez, Walid M ; Bambery, Rohan ; Nolph, Christopher Alan</author></sort><facets><frbrtype>5</frbrtype><frbrgroupid>cdi_FETCH-epo_espacenet_US12089411B23</frbrgroupid><rsrctype>patents</rsrctype><prefilter>patents</prefilter><language>eng</language><creationdate>2024</creationdate><topic>BASIC ELECTRIC ELEMENTS</topic><topic>ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR</topic><topic>ELECTRICITY</topic><topic>SEMICONDUCTOR DEVICES</topic><toplevel>online_resources</toplevel><creatorcontrib>O'Brien, Daniel B</creatorcontrib><creatorcontrib>Trivedi, Tanuj</creatorcontrib><creatorcontrib>Ramaswamy, Rahul</creatorcontrib><creatorcontrib>Chang, Ting</creatorcontrib><creatorcontrib>Hafez, Walid M</creatorcontrib><creatorcontrib>Bambery, Rohan</creatorcontrib><creatorcontrib>Nolph, Christopher Alan</creatorcontrib><collection>esp@cenet</collection></facets><delivery><delcategory>Remote Search Resource</delcategory><fulltext>fulltext_linktorsrc</fulltext></delivery><addata><au>O'Brien, Daniel B</au><au>Trivedi, Tanuj</au><au>Ramaswamy, Rahul</au><au>Chang, Ting</au><au>Hafez, Walid M</au><au>Bambery, Rohan</au><au>Nolph, Christopher Alan</au><format>patent</format><genre>patent</genre><ristype>GEN</ristype><title>Self-aligned front-end charge trap flash memory cell and capacitor design for integrated high-density scaled devices</title><date>2024-09-10</date><risdate>2024</risdate><abstract>Embodiments disclosed herein include a semiconductor device and methods of forming such a device. In an embodiment, the semiconductor device comprises a substrate and a transistor on the substrate. In an embodiment, the transistor comprises a first gate electrode, where the first gate electrode is part of a first array of gate electrodes with a first pitch. In an embodiment, the first gate electrode has a first average grain size. In an embodiment, the semiconductor device further comprises a component cell on the substrate. In an embodiment, the component cell comprises a second gate electrode, where the second gate electrode is part of a second array of gate electrodes with a second pitch that is larger than the first pitch. In an embodiment, the second gate electrode has a second average grain size that is larger than the first average grain size.</abstract><oa>free_for_read</oa></addata></record>
fulltext fulltext_linktorsrc
identifier
ispartof
issn
language eng
recordid cdi_epo_espacenet_US12089411B2
source esp@cenet
subjects BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
title Self-aligned front-end charge trap flash memory cell and capacitor design for integrated high-density scaled devices
url https://sfx.bib-bvb.de/sfx_tum?ctx_ver=Z39.88-2004&ctx_enc=info:ofi/enc:UTF-8&ctx_tim=2025-01-09T17%3A19%3A34IST&url_ver=Z39.88-2004&url_ctx_fmt=infofi/fmt:kev:mtx:ctx&rfr_id=info:sid/primo.exlibrisgroup.com:primo3-Article-epo_EVB&rft_val_fmt=info:ofi/fmt:kev:mtx:patent&rft.genre=patent&rft.au=O'Brien,%20Daniel%20B&rft.date=2024-09-10&rft_id=info:doi/&rft_dat=%3Cepo_EVB%3EUS12089411B2%3C/epo_EVB%3E%3Curl%3E%3C/url%3E&disable_directlink=true&sfx.directlink=off&sfx.report_link=0&rft_id=info:oai/&rft_id=info:pmid/&rfr_iscdi=true